2016-03-21 20:42:51 +00:00
|
|
|
From b86d3303db25a8296e4c3de46ee1470f60f71b0c Mon Sep 17 00:00:00 2001
|
|
|
|
From: Shunli Wang <shunli.wang@mediatek.com>
|
|
|
|
Date: Tue, 5 Jan 2016 14:30:22 +0800
|
2016-04-29 11:34:31 +00:00
|
|
|
Subject: [PATCH 11/91] reset: mediatek: mt2701 reset driver
|
2016-03-21 20:42:51 +00:00
|
|
|
|
|
|
|
In infrasys and perifsys, there are many reset
|
|
|
|
control bits for kinds of modules. These bits are
|
|
|
|
used as actual reset controllers to be registered
|
|
|
|
into kernel's generic reset controller framework.
|
|
|
|
|
|
|
|
Signed-off-by: Shunli Wang <shunli.wang@mediatek.com>
|
|
|
|
Acked-by: Philipp Zabel <p.zabel@pengutronix.de>
|
|
|
|
---
|
|
|
|
drivers/clk/mediatek/clk-mt2701.c | 4 ++++
|
|
|
|
1 file changed, 4 insertions(+)
|
|
|
|
|
|
|
|
--- a/drivers/clk/mediatek/clk-mt2701.c
|
|
|
|
+++ b/drivers/clk/mediatek/clk-mt2701.c
|
2016-05-08 19:57:27 +00:00
|
|
|
@@ -665,6 +665,8 @@ static void __init mtk_infrasys_init(str
|
2016-03-21 20:42:51 +00:00
|
|
|
if (r)
|
|
|
|
pr_err("%s(): could not register clock provider: %d\n",
|
|
|
|
__func__, r);
|
|
|
|
+
|
|
|
|
+ mtk_register_reset_controller(node, 2, 0x30);
|
|
|
|
}
|
|
|
|
CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt2701-infracfg", mtk_infrasys_init);
|
|
|
|
|
2016-05-08 19:57:27 +00:00
|
|
|
@@ -782,6 +784,8 @@ static void __init mtk_pericfg_init(stru
|
2016-03-21 20:42:51 +00:00
|
|
|
if (r)
|
|
|
|
pr_err("%s(): could not register clock provider: %d\n",
|
|
|
|
__func__, r);
|
|
|
|
+
|
|
|
|
+ mtk_register_reset_controller(node, 2, 0x0);
|
|
|
|
}
|
|
|
|
CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt2701-pericfg", mtk_pericfg_init);
|
|
|
|
|