kernel: update bcma and ssb to version master-2011-07-22 from wireless-testing
git-svn-id: svn://svn.openwrt.org/openwrt/trunk@27731 3c298f89-4303-0410-b956-a3cf2f4a3e73master
parent
e049025ac4
commit
31f52e211e
|
@ -145,6 +145,7 @@ CONFIG_BCM43XX_DMA_AND_PIO_MODE=y
|
|||
# CONFIG_BCM43XX_DMA_MODE is not set
|
||||
CONFIG_BCM43XX_PIO=y
|
||||
# CONFIG_BCM43XX_PIO_MODE is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BDI_SWITCH is not set
|
||||
# CONFIG_BEFS_FS is not set
|
||||
# CONFIG_BFS_FS is not set
|
||||
|
|
|
@ -150,6 +150,7 @@ CONFIG_BCM43XX_DMA_AND_PIO_MODE=y
|
|||
# CONFIG_BCM43XX_DMA_MODE is not set
|
||||
CONFIG_BCM43XX_PIO=y
|
||||
# CONFIG_BCM43XX_PIO_MODE is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BEFS_FS is not set
|
||||
# CONFIG_BFS_FS is not set
|
||||
# CONFIG_BINARY_PRINTF is not set
|
||||
|
|
|
@ -155,6 +155,7 @@ CONFIG_BCM43XX_DMA_AND_PIO_MODE=y
|
|||
# CONFIG_BCM43XX_DMA_MODE is not set
|
||||
CONFIG_BCM43XX_PIO=y
|
||||
# CONFIG_BCM43XX_PIO_MODE is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BE2ISCSI is not set
|
||||
# CONFIG_BEFS_FS is not set
|
||||
# CONFIG_BFS_FS is not set
|
||||
|
|
|
@ -166,6 +166,7 @@ CONFIG_BASE_SMALL=0
|
|||
# CONFIG_BAYCOM_SER_HDX is not set
|
||||
# CONFIG_BCM47XX is not set
|
||||
# CONFIG_BCM63XX is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BDI_SWITCH is not set
|
||||
# CONFIG_BE2ISCSI is not set
|
||||
# CONFIG_BEFS_FS is not set
|
||||
|
|
|
@ -171,6 +171,7 @@ CONFIG_BASE_SMALL=0
|
|||
# CONFIG_BCM47XX is not set
|
||||
# CONFIG_BCM63XX is not set
|
||||
# CONFIG_BCM63XX_PHY is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BCM_WIMAX is not set
|
||||
# CONFIG_BDI_SWITCH is not set
|
||||
# CONFIG_BE2ISCSI is not set
|
||||
|
|
|
@ -177,6 +177,7 @@ CONFIG_BASE_SMALL=0
|
|||
# CONFIG_BCM47XX is not set
|
||||
# CONFIG_BCM63XX is not set
|
||||
# CONFIG_BCM63XX_PHY is not set
|
||||
# CONFIG_BCMA is not set
|
||||
# CONFIG_BCM_WIMAX is not set
|
||||
# CONFIG_BDI_SWITCH is not set
|
||||
# CONFIG_BE2ISCSI is not set
|
||||
|
|
File diff suppressed because it is too large
Load Diff
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1406,6 +1406,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -675,6 +675,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
File diff suppressed because it is too large
Load Diff
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1406,6 +1406,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -675,6 +675,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
File diff suppressed because it is too large
Load Diff
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1406,6 +1406,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -675,6 +675,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
File diff suppressed because it is too large
Load Diff
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1331,6 +1331,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -518,6 +518,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1330,6 +1330,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -518,6 +518,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
File diff suppressed because it is too large
Load Diff
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
File diff suppressed because it is too large
Load Diff
|
@ -1,77 +0,0 @@
|
|||
--- a/drivers/ssb/driver_pcicore.c
|
||||
+++ b/drivers/ssb/driver_pcicore.c
|
||||
@@ -476,30 +476,6 @@ static void ssb_pcie_mdio_write(struct s
|
||||
pcicore_write32(pc, mdio_control, 0);
|
||||
}
|
||||
|
||||
-static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
- u32 address, u32 data)
|
||||
-{
|
||||
- /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
- BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
-
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
- ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
- ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
-}
|
||||
-
|
||||
-static void ssb_commit_settings(struct ssb_bus *bus)
|
||||
-{
|
||||
- struct ssb_device *dev;
|
||||
-
|
||||
- dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
- if (WARN_ON(!dev))
|
||||
- return;
|
||||
- /* This forces an update of the cached registers. */
|
||||
- ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
-}
|
||||
-
|
||||
int ssb_pcicore_dev_irqvecs_enable(struct ssb_pcicore *pc,
|
||||
struct ssb_device *dev)
|
||||
{
|
||||
--- a/drivers/ssb/main.c
|
||||
+++ b/drivers/ssb/main.c
|
||||
@@ -1330,6 +1330,31 @@ error:
|
||||
}
|
||||
EXPORT_SYMBOL(ssb_bus_powerup);
|
||||
|
||||
+static void ssb_broadcast_value(struct ssb_device *dev,
|
||||
+ u32 address, u32 data)
|
||||
+{
|
||||
+ /* This is used for both, PCI and ChipCommon core, so be careful. */
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
|
||||
+ BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
|
||||
+
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_ADDR, address);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_ADDR); /* flush */
|
||||
+ ssb_write32(dev, SSB_PCICORE_BCAST_DATA, data);
|
||||
+ ssb_read32(dev, SSB_PCICORE_BCAST_DATA); /* flush */
|
||||
+}
|
||||
+
|
||||
+void ssb_commit_settings(struct ssb_bus *bus)
|
||||
+{
|
||||
+ struct ssb_device *dev;
|
||||
+
|
||||
+ dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
|
||||
+ if (WARN_ON(!dev))
|
||||
+ return;
|
||||
+ /* This forces an update of the cached registers. */
|
||||
+ ssb_broadcast_value(dev, 0xFD8, 0);
|
||||
+}
|
||||
+EXPORT_SYMBOL(ssb_commit_settings);
|
||||
+
|
||||
u32 ssb_admatch_base(u32 adm)
|
||||
{
|
||||
u32 base = 0;
|
||||
--- a/include/linux/ssb/ssb.h
|
||||
+++ b/include/linux/ssb/ssb.h
|
||||
@@ -518,6 +518,7 @@ extern int ssb_bus_may_powerdown(struct
|
||||
* Otherwise static always-on powercontrol will be used. */
|
||||
extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
|
||||
|
||||
+extern void ssb_commit_settings(struct ssb_bus *bus);
|
||||
|
||||
/* Various helper functions */
|
||||
extern u32 ssb_admatch_base(u32 adm);
|
File diff suppressed because it is too large
Load Diff
|
@ -17,3 +17,13 @@
|
|||
|
||||
config SSB_PCMCIAHOST_POSSIBLE
|
||||
bool
|
||||
--- a/drivers/bcma/Kconfig
|
||||
+++ b/drivers/bcma/Kconfig
|
||||
@@ -17,6 +17,7 @@ config BCMA
|
||||
config BCMA_BLOCKIO
|
||||
bool
|
||||
depends on BCMA
|
||||
+ default y
|
||||
|
||||
config BCMA_HOST_PCI_POSSIBLE
|
||||
bool
|
||||
|
|
Loading…
Reference in New Issue