2009-04-29 13:02:41 +00:00
|
|
|
/*
|
|
|
|
* ar8216.c: AR8216 switch driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
|
2012-03-18 22:06:55 +00:00
|
|
|
* Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
|
2009-04-29 13:02:41 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/if.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/if_ether.h>
|
|
|
|
#include <linux/skbuff.h>
|
|
|
|
#include <linux/netdevice.h>
|
|
|
|
#include <linux/netlink.h>
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
#include <net/genetlink.h>
|
|
|
|
#include <linux/switch.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/phy.h>
|
2009-06-14 03:32:01 +00:00
|
|
|
#include <linux/netdevice.h>
|
|
|
|
#include <linux/etherdevice.h>
|
2012-03-11 16:49:33 +00:00
|
|
|
#include <linux/lockdep.h>
|
2012-03-18 22:06:55 +00:00
|
|
|
#include <linux/ar8216_platform.h>
|
2012-11-18 12:26:35 +00:00
|
|
|
#include <linux/workqueue.h>
|
2013-03-15 15:50:08 +00:00
|
|
|
#include <linux/of_device.h>
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
#include "ar8216.h"
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
/* size of the vlan table */
|
|
|
|
#define AR8X16_MAX_VLANS 128
|
2010-04-09 08:40:12 +00:00
|
|
|
#define AR8X16_PROBE_RETRIES 10
|
2012-03-18 22:06:51 +00:00
|
|
|
#define AR8X16_MAX_PORTS 8
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
#define AR8XXX_MIB_WORK_DELAY 2000 /* msecs */
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv;
|
2012-03-18 22:06:15 +00:00
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
#define AR8XXX_CAP_GIGE BIT(0)
|
|
|
|
#define AR8XXX_CAP_MIB_COUNTERS BIT(1)
|
2012-03-18 22:06:33 +00:00
|
|
|
|
2012-05-29 16:39:26 +00:00
|
|
|
enum {
|
|
|
|
AR8XXX_VER_AR8216 = 0x01,
|
|
|
|
AR8XXX_VER_AR8236 = 0x03,
|
|
|
|
AR8XXX_VER_AR8316 = 0x10,
|
|
|
|
AR8XXX_VER_AR8327 = 0x12,
|
2013-11-29 20:18:48 +00:00
|
|
|
AR8XXX_VER_AR8337 = 0x13,
|
2012-05-29 16:39:26 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
struct ar8xxx_mib_desc {
|
|
|
|
unsigned int size;
|
|
|
|
unsigned int offset;
|
|
|
|
const char *name;
|
|
|
|
};
|
|
|
|
|
2012-03-18 22:06:12 +00:00
|
|
|
struct ar8xxx_chip {
|
2012-03-18 22:06:33 +00:00
|
|
|
unsigned long caps;
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
int (*hw_init)(struct ar8xxx_priv *priv);
|
|
|
|
void (*init_globals)(struct ar8xxx_priv *priv);
|
|
|
|
void (*init_port)(struct ar8xxx_priv *priv, int port);
|
|
|
|
void (*setup_port)(struct ar8xxx_priv *priv, int port, u32 egress,
|
2012-03-18 22:06:19 +00:00
|
|
|
u32 ingress, u32 members, u32 pvid);
|
2013-02-17 12:48:23 +00:00
|
|
|
u32 (*read_port_status)(struct ar8xxx_priv *priv, int port);
|
|
|
|
int (*atu_flush)(struct ar8xxx_priv *priv);
|
|
|
|
void (*vtu_flush)(struct ar8xxx_priv *priv);
|
|
|
|
void (*vtu_load_vlan)(struct ar8xxx_priv *priv, u32 vid, u32 port_mask);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
const struct ar8xxx_mib_desc *mib_decs;
|
|
|
|
unsigned num_mibs;
|
2012-03-18 22:06:12 +00:00
|
|
|
};
|
|
|
|
|
2013-03-15 15:50:02 +00:00
|
|
|
struct ar8327_data {
|
|
|
|
u32 port0_status;
|
|
|
|
u32 port6_status;
|
|
|
|
};
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv {
|
2009-04-29 13:02:41 +00:00
|
|
|
struct switch_dev dev;
|
2013-02-07 15:18:35 +00:00
|
|
|
struct mii_bus *mii_bus;
|
2009-04-29 13:02:41 +00:00
|
|
|
struct phy_device *phy;
|
2013-05-30 17:38:22 +00:00
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
u32 (*read)(struct ar8xxx_priv *priv, int reg);
|
|
|
|
void (*write)(struct ar8xxx_priv *priv, int reg, u32 val);
|
2014-01-20 10:22:54 +00:00
|
|
|
u32 (*rmw)(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val);
|
2013-05-30 17:38:22 +00:00
|
|
|
|
|
|
|
int (*get_port_link)(unsigned port);
|
|
|
|
|
2009-09-16 12:24:46 +00:00
|
|
|
const struct net_device_ops *ndo_old;
|
|
|
|
struct net_device_ops ndo;
|
2010-04-05 23:03:16 +00:00
|
|
|
struct mutex reg_mutex;
|
2012-05-29 16:39:26 +00:00
|
|
|
u8 chip_ver;
|
|
|
|
u8 chip_rev;
|
2012-03-18 22:06:12 +00:00
|
|
|
const struct ar8xxx_chip *chip;
|
2013-03-15 15:50:02 +00:00
|
|
|
union {
|
|
|
|
struct ar8327_data ar8327;
|
|
|
|
} chip_data;
|
2011-04-28 21:27:37 +00:00
|
|
|
bool initialized;
|
|
|
|
bool port4_phy;
|
2012-11-18 12:26:35 +00:00
|
|
|
char buf[2048];
|
2009-06-14 03:32:01 +00:00
|
|
|
|
2012-01-12 10:15:11 +00:00
|
|
|
bool init;
|
2012-03-18 22:06:55 +00:00
|
|
|
bool mii_lo_first;
|
2012-01-12 10:15:11 +00:00
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
struct mutex mib_lock;
|
|
|
|
struct delayed_work mib_work;
|
|
|
|
int mib_next_port;
|
|
|
|
u64 *mib_stats;
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
struct list_head list;
|
|
|
|
unsigned int use_count;
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
/* all fields below are cleared on reset */
|
|
|
|
bool vlan;
|
2010-04-05 23:03:16 +00:00
|
|
|
u16 vlan_id[AR8X16_MAX_VLANS];
|
|
|
|
u8 vlan_table[AR8X16_MAX_VLANS];
|
2009-04-29 13:02:41 +00:00
|
|
|
u8 vlan_tagged;
|
2012-03-18 22:06:51 +00:00
|
|
|
u16 pvid[AR8X16_MAX_PORTS];
|
2013-05-24 13:10:22 +00:00
|
|
|
|
|
|
|
/* mirroring */
|
|
|
|
bool mirror_rx;
|
|
|
|
bool mirror_tx;
|
|
|
|
int source_port;
|
|
|
|
int monitor_port;
|
2009-04-29 13:02:41 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
#define MIB_DESC(_s , _o, _n) \
|
|
|
|
{ \
|
|
|
|
.size = (_s), \
|
|
|
|
.offset = (_o), \
|
|
|
|
.name = (_n), \
|
|
|
|
}
|
|
|
|
|
2012-11-18 16:21:00 +00:00
|
|
|
static const struct ar8xxx_mib_desc ar8216_mibs[] = {
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXBROAD, "RxBroad"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXPAUSE, "RxPause"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXMULTI, "RxMulti"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXFCSERR, "RxFcsErr"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXALIGNERR, "RxAlignErr"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXRUNT, "RxRunt"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXFRAGMENT, "RxFragment"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RX64BYTE, "Rx64Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RX128BYTE, "Rx128Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RX256BYTE, "Rx256Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RX512BYTE, "Rx512Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RX1024BYTE, "Rx1024Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXMAXBYTE, "RxMaxByte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXTOOLONG, "RxTooLong"),
|
|
|
|
MIB_DESC(2, AR8216_STATS_RXGOODBYTE, "RxGoodByte"),
|
|
|
|
MIB_DESC(2, AR8216_STATS_RXBADBYTE, "RxBadByte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_RXOVERFLOW, "RxOverFlow"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_FILTERED, "Filtered"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXBROAD, "TxBroad"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXPAUSE, "TxPause"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXMULTI, "TxMulti"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXUNDERRUN, "TxUnderRun"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TX64BYTE, "Tx64Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TX128BYTE, "Tx128Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TX256BYTE, "Tx256Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TX512BYTE, "Tx512Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TX1024BYTE, "Tx1024Byte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXMAXBYTE, "TxMaxByte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXOVERSIZE, "TxOverSize"),
|
|
|
|
MIB_DESC(2, AR8216_STATS_TXBYTE, "TxByte"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXCOLLISION, "TxCollision"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXABORTCOL, "TxAbortCol"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXMULTICOL, "TxMultiCol"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXSINGLECOL, "TxSingleCol"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXEXCDEFER, "TxExcDefer"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXDEFER, "TxDefer"),
|
|
|
|
MIB_DESC(1, AR8216_STATS_TXLATECOL, "TxLateCol"),
|
|
|
|
};
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
static const struct ar8xxx_mib_desc ar8236_mibs[] = {
|
2012-11-18 16:20:56 +00:00
|
|
|
MIB_DESC(1, AR8236_STATS_RXBROAD, "RxBroad"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXPAUSE, "RxPause"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXMULTI, "RxMulti"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXFCSERR, "RxFcsErr"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXALIGNERR, "RxAlignErr"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXRUNT, "RxRunt"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXFRAGMENT, "RxFragment"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX64BYTE, "Rx64Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX128BYTE, "Rx128Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX256BYTE, "Rx256Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX512BYTE, "Rx512Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX1024BYTE, "Rx1024Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RX1518BYTE, "Rx1518Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXMAXBYTE, "RxMaxByte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXTOOLONG, "RxTooLong"),
|
|
|
|
MIB_DESC(2, AR8236_STATS_RXGOODBYTE, "RxGoodByte"),
|
|
|
|
MIB_DESC(2, AR8236_STATS_RXBADBYTE, "RxBadByte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_RXOVERFLOW, "RxOverFlow"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_FILTERED, "Filtered"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXBROAD, "TxBroad"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXPAUSE, "TxPause"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXMULTI, "TxMulti"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXUNDERRUN, "TxUnderRun"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX64BYTE, "Tx64Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX128BYTE, "Tx128Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX256BYTE, "Tx256Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX512BYTE, "Tx512Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX1024BYTE, "Tx1024Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TX1518BYTE, "Tx1518Byte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXMAXBYTE, "TxMaxByte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXOVERSIZE, "TxOverSize"),
|
|
|
|
MIB_DESC(2, AR8236_STATS_TXBYTE, "TxByte"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXCOLLISION, "TxCollision"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXABORTCOL, "TxAbortCol"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXMULTICOL, "TxMultiCol"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXSINGLECOL, "TxSingleCol"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXEXCDEFER, "TxExcDefer"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXDEFER, "TxDefer"),
|
|
|
|
MIB_DESC(1, AR8236_STATS_TXLATECOL, "TxLateCol"),
|
2012-11-18 12:26:35 +00:00
|
|
|
};
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
static DEFINE_MUTEX(ar8xxx_dev_list_lock);
|
|
|
|
static LIST_HEAD(ar8xxx_dev_list);
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline struct ar8xxx_priv *
|
|
|
|
swdev_to_ar8xxx(struct switch_dev *swdev)
|
2013-02-07 15:18:36 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
return container_of(swdev, struct ar8xxx_priv, dev);
|
2013-02-07 15:18:36 +00:00
|
|
|
}
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool ar8xxx_has_gige(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:33 +00:00
|
|
|
{
|
|
|
|
return priv->chip->caps & AR8XXX_CAP_GIGE;
|
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool ar8xxx_has_mib_counters(struct ar8xxx_priv *priv)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
return priv->chip->caps & AR8XXX_CAP_MIB_COUNTERS;
|
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool chip_is_ar8216(struct ar8xxx_priv *priv)
|
2012-05-29 16:39:24 +00:00
|
|
|
{
|
2012-05-29 16:39:26 +00:00
|
|
|
return priv->chip_ver == AR8XXX_VER_AR8216;
|
2012-05-29 16:39:24 +00:00
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool chip_is_ar8236(struct ar8xxx_priv *priv)
|
2012-05-29 16:39:24 +00:00
|
|
|
{
|
2012-05-29 16:39:26 +00:00
|
|
|
return priv->chip_ver == AR8XXX_VER_AR8236;
|
2012-05-29 16:39:24 +00:00
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool chip_is_ar8316(struct ar8xxx_priv *priv)
|
2012-05-29 16:39:24 +00:00
|
|
|
{
|
2012-05-29 16:39:26 +00:00
|
|
|
return priv->chip_ver == AR8XXX_VER_AR8316;
|
2012-05-29 16:39:24 +00:00
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static inline bool chip_is_ar8327(struct ar8xxx_priv *priv)
|
2012-05-29 16:39:24 +00:00
|
|
|
{
|
2012-05-29 16:39:26 +00:00
|
|
|
return priv->chip_ver == AR8XXX_VER_AR8327;
|
2012-05-29 16:39:24 +00:00
|
|
|
}
|
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
static inline bool chip_is_ar8337(struct ar8xxx_priv *priv)
|
|
|
|
{
|
|
|
|
return priv->chip_ver == AR8XXX_VER_AR8337;
|
|
|
|
}
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
static inline void
|
|
|
|
split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
|
|
|
|
{
|
|
|
|
regaddr >>= 1;
|
|
|
|
*r1 = regaddr & 0x1e;
|
|
|
|
|
|
|
|
regaddr >>= 5;
|
|
|
|
*r2 = regaddr & 0x7;
|
|
|
|
|
|
|
|
regaddr >>= 3;
|
|
|
|
*page = regaddr & 0x1ff;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mii_read(struct ar8xxx_priv *priv, int reg)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-07 15:18:35 +00:00
|
|
|
struct mii_bus *bus = priv->mii_bus;
|
2009-04-29 13:02:41 +00:00
|
|
|
u16 r1, r2, page;
|
|
|
|
u16 lo, hi;
|
|
|
|
|
|
|
|
split_addr((u32) reg, &r1, &r2, &page);
|
2012-03-07 16:32:30 +00:00
|
|
|
|
|
|
|
mutex_lock(&bus->mdio_lock);
|
|
|
|
|
|
|
|
bus->write(bus, 0x18, 0, page);
|
2012-03-11 17:19:14 +00:00
|
|
|
usleep_range(1000, 2000); /* wait for the page switch to propagate */
|
2012-03-07 16:32:30 +00:00
|
|
|
lo = bus->read(bus, 0x10 | r2, r1);
|
|
|
|
hi = bus->read(bus, 0x10 | r2, r1 + 1);
|
|
|
|
|
|
|
|
mutex_unlock(&bus->mdio_lock);
|
2009-04-29 13:02:41 +00:00
|
|
|
|
|
|
|
return (hi << 16) | lo;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mii_write(struct ar8xxx_priv *priv, int reg, u32 val)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-07 15:18:35 +00:00
|
|
|
struct mii_bus *bus = priv->mii_bus;
|
2009-04-29 13:02:41 +00:00
|
|
|
u16 r1, r2, r3;
|
|
|
|
u16 lo, hi;
|
|
|
|
|
|
|
|
split_addr((u32) reg, &r1, &r2, &r3);
|
|
|
|
lo = val & 0xffff;
|
|
|
|
hi = (u16) (val >> 16);
|
2012-03-07 16:32:30 +00:00
|
|
|
|
|
|
|
mutex_lock(&bus->mdio_lock);
|
|
|
|
|
|
|
|
bus->write(bus, 0x18, 0, r3);
|
2012-03-11 17:19:14 +00:00
|
|
|
usleep_range(1000, 2000); /* wait for the page switch to propagate */
|
2012-03-18 22:06:55 +00:00
|
|
|
if (priv->mii_lo_first) {
|
|
|
|
bus->write(bus, 0x10 | r2, r1, lo);
|
|
|
|
bus->write(bus, 0x10 | r2, r1 + 1, hi);
|
|
|
|
} else {
|
|
|
|
bus->write(bus, 0x10 | r2, r1 + 1, hi);
|
|
|
|
bus->write(bus, 0x10 | r2, r1, lo);
|
|
|
|
}
|
2012-03-07 16:32:30 +00:00
|
|
|
|
|
|
|
mutex_unlock(&bus->mdio_lock);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2014-01-20 10:22:54 +00:00
|
|
|
static u32
|
|
|
|
ar8xxx_mii_rmw(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
|
|
|
|
{
|
|
|
|
struct mii_bus *bus = priv->mii_bus;
|
|
|
|
u16 r1, r2, page;
|
|
|
|
u16 lo, hi;
|
|
|
|
u32 ret;
|
|
|
|
|
|
|
|
split_addr((u32) reg, &r1, &r2, &page);
|
|
|
|
|
|
|
|
mutex_lock(&bus->mdio_lock);
|
|
|
|
|
|
|
|
bus->write(bus, 0x18, 0, page);
|
|
|
|
usleep_range(1000, 2000); /* wait for the page switch to propagate */
|
|
|
|
|
|
|
|
lo = bus->read(bus, 0x10 | r2, r1);
|
|
|
|
hi = bus->read(bus, 0x10 | r2, r1 + 1);
|
|
|
|
|
|
|
|
ret = hi << 16 | lo;
|
|
|
|
ret &= ~mask;
|
|
|
|
ret |= val;
|
|
|
|
|
|
|
|
lo = ret & 0xffff;
|
|
|
|
hi = (u16) (ret >> 16);
|
|
|
|
|
|
|
|
if (priv->mii_lo_first) {
|
|
|
|
bus->write(bus, 0x10 | r2, r1, lo);
|
|
|
|
bus->write(bus, 0x10 | r2, r1 + 1, hi);
|
|
|
|
} else {
|
|
|
|
bus->write(bus, 0x10 | r2, r1 + 1, hi);
|
|
|
|
bus->write(bus, 0x10 | r2, r1, lo);
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&bus->mdio_lock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-03-11 16:49:35 +00:00
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(struct ar8xxx_priv *priv, int phy_addr,
|
2012-03-11 16:49:35 +00:00
|
|
|
u16 dbg_addr, u16 dbg_data)
|
|
|
|
{
|
2013-02-07 15:18:35 +00:00
|
|
|
struct mii_bus *bus = priv->mii_bus;
|
2012-03-11 16:49:35 +00:00
|
|
|
|
|
|
|
mutex_lock(&bus->mdio_lock);
|
|
|
|
bus->write(bus, phy_addr, MII_ATH_DBG_ADDR, dbg_addr);
|
|
|
|
bus->write(bus, phy_addr, MII_ATH_DBG_DATA, dbg_data);
|
|
|
|
mutex_unlock(&bus->mdio_lock);
|
|
|
|
}
|
|
|
|
|
2012-05-29 16:39:27 +00:00
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_mmd_write(struct ar8xxx_priv *priv, int phy_addr, u16 addr, u16 data)
|
2012-05-29 16:39:27 +00:00
|
|
|
{
|
2013-02-07 15:18:35 +00:00
|
|
|
struct mii_bus *bus = priv->mii_bus;
|
2012-05-29 16:39:27 +00:00
|
|
|
|
|
|
|
mutex_lock(&bus->mdio_lock);
|
|
|
|
bus->write(bus, phy_addr, MII_ATH_MMD_ADDR, addr);
|
|
|
|
bus->write(bus, phy_addr, MII_ATH_MMD_DATA, data);
|
|
|
|
mutex_unlock(&bus->mdio_lock);
|
|
|
|
}
|
|
|
|
|
2014-01-20 10:22:54 +00:00
|
|
|
static inline u32
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2014-01-20 10:22:54 +00:00
|
|
|
return priv->rmw(priv, reg, mask, val);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
static inline void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_reg_set(struct ar8xxx_priv *priv, int reg, u32 val)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
2014-01-20 10:22:54 +00:00
|
|
|
priv->rmw(priv, reg, 0, val);
|
2012-11-18 12:26:35 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_reg_wait(struct ar8xxx_priv *priv, u32 reg, u32 mask, u32 val,
|
2012-11-18 12:26:35 +00:00
|
|
|
unsigned timeout)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < timeout; i++) {
|
|
|
|
u32 t;
|
|
|
|
|
|
|
|
t = priv->read(priv, reg);
|
|
|
|
if ((t & mask) == val)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
usleep_range(1000, 2000);
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_op(struct ar8xxx_priv *priv, u32 op)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
unsigned mib_func;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
lockdep_assert_held(&priv->mib_lock);
|
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8327(priv) || chip_is_ar8337(priv))
|
2012-11-18 12:26:35 +00:00
|
|
|
mib_func = AR8327_REG_MIB_FUNC;
|
|
|
|
else
|
|
|
|
mib_func = AR8216_REG_MIB_FUNC;
|
|
|
|
|
|
|
|
/* Capture the hardware statistics for all ports */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, mib_func, AR8216_MIB_FUNC, (op << AR8216_MIB_FUNC_S));
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
/* Wait for the capturing to complete. */
|
2013-02-17 12:48:25 +00:00
|
|
|
ret = ar8xxx_reg_wait(priv, mib_func, AR8216_MIB_BUSY, 0, 10);
|
2012-11-18 12:26:35 +00:00
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
out:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_capture(struct ar8xxx_priv *priv)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
2013-02-17 12:48:25 +00:00
|
|
|
return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_CAPTURE);
|
2012-11-22 10:33:03 +00:00
|
|
|
}
|
2012-11-18 12:26:35 +00:00
|
|
|
|
2012-11-22 10:33:03 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_flush(struct ar8xxx_priv *priv)
|
2012-11-22 10:33:03 +00:00
|
|
|
{
|
2013-02-17 12:48:25 +00:00
|
|
|
return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_FLUSH);
|
2012-11-18 12:26:35 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_fetch_port_stat(struct ar8xxx_priv *priv, int port, bool flush)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
unsigned int base;
|
|
|
|
u64 *mib_stats;
|
|
|
|
int i;
|
|
|
|
|
2012-11-20 20:40:04 +00:00
|
|
|
WARN_ON(port >= priv->dev.ports);
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
lockdep_assert_held(&priv->mib_lock);
|
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8327(priv) || chip_is_ar8337(priv))
|
2012-11-18 12:26:35 +00:00
|
|
|
base = AR8327_REG_PORT_STATS_BASE(port);
|
2012-11-18 16:21:00 +00:00
|
|
|
else if (chip_is_ar8236(priv) ||
|
|
|
|
chip_is_ar8316(priv))
|
2012-11-18 16:20:56 +00:00
|
|
|
base = AR8236_REG_PORT_STATS_BASE(port);
|
2012-11-18 16:21:00 +00:00
|
|
|
else
|
|
|
|
base = AR8216_REG_PORT_STATS_BASE(port);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
mib_stats = &priv->mib_stats[port * priv->chip->num_mibs];
|
|
|
|
for (i = 0; i < priv->chip->num_mibs; i++) {
|
|
|
|
const struct ar8xxx_mib_desc *mib;
|
|
|
|
u64 t;
|
|
|
|
|
|
|
|
mib = &priv->chip->mib_decs[i];
|
|
|
|
t = priv->read(priv, base + mib->offset);
|
|
|
|
if (mib->size == 2) {
|
|
|
|
u64 hi;
|
|
|
|
|
|
|
|
hi = priv->read(priv, base + mib->offset + 4);
|
|
|
|
t |= hi << 32;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (flush)
|
|
|
|
mib_stats[i] = 0;
|
|
|
|
else
|
|
|
|
mib_stats[i] += t;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-07 16:32:42 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_read_port_link(struct ar8xxx_priv *priv, int port,
|
2012-03-07 16:32:42 +00:00
|
|
|
struct switch_port_link *link)
|
|
|
|
{
|
|
|
|
u32 status;
|
|
|
|
u32 speed;
|
|
|
|
|
|
|
|
memset(link, '\0', sizeof(*link));
|
|
|
|
|
2012-03-18 22:06:39 +00:00
|
|
|
status = priv->chip->read_port_status(priv, port);
|
2012-03-07 16:32:42 +00:00
|
|
|
|
|
|
|
link->aneg = !!(status & AR8216_PORT_STATUS_LINK_AUTO);
|
|
|
|
if (link->aneg) {
|
|
|
|
link->link = !!(status & AR8216_PORT_STATUS_LINK_UP);
|
|
|
|
} else {
|
|
|
|
link->link = true;
|
2013-05-30 17:38:22 +00:00
|
|
|
|
|
|
|
if (priv->get_port_link) {
|
|
|
|
int err;
|
|
|
|
|
|
|
|
err = priv->get_port_link(port);
|
|
|
|
if (err >= 0)
|
|
|
|
link->link = !!err;
|
|
|
|
}
|
2012-03-07 16:32:42 +00:00
|
|
|
}
|
|
|
|
|
2013-05-30 17:38:22 +00:00
|
|
|
if (!link->link)
|
|
|
|
return;
|
|
|
|
|
2012-03-07 16:32:42 +00:00
|
|
|
link->duplex = !!(status & AR8216_PORT_STATUS_DUPLEX);
|
|
|
|
link->tx_flow = !!(status & AR8216_PORT_STATUS_TXFLOW);
|
|
|
|
link->rx_flow = !!(status & AR8216_PORT_STATUS_RXFLOW);
|
|
|
|
|
|
|
|
speed = (status & AR8216_PORT_STATUS_SPEED) >>
|
|
|
|
AR8216_PORT_STATUS_SPEED_S;
|
|
|
|
|
|
|
|
switch (speed) {
|
|
|
|
case AR8216_PORT_SPEED_10M:
|
|
|
|
link->speed = SWITCH_PORT_SPEED_10;
|
|
|
|
break;
|
|
|
|
case AR8216_PORT_SPEED_100M:
|
|
|
|
link->speed = SWITCH_PORT_SPEED_100;
|
|
|
|
break;
|
|
|
|
case AR8216_PORT_SPEED_1000M:
|
|
|
|
link->speed = SWITCH_PORT_SPEED_1000;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
link->speed = SWITCH_PORT_SPEED_UNKNOWN;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-05-06 21:19:14 +00:00
|
|
|
static struct sk_buff *
|
|
|
|
ar8216_mangle_tx(struct net_device *dev, struct sk_buff *skb)
|
2009-06-14 03:32:01 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = dev->phy_ptr;
|
2009-06-14 03:32:01 +00:00
|
|
|
unsigned char *buf;
|
|
|
|
|
2012-03-08 10:21:14 +00:00
|
|
|
if (unlikely(!priv))
|
|
|
|
goto error;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
if (!priv->vlan)
|
|
|
|
goto send;
|
|
|
|
|
|
|
|
if (unlikely(skb_headroom(skb) < 2)) {
|
|
|
|
if (pskb_expand_head(skb, 2, 0, GFP_ATOMIC) < 0)
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
|
|
|
|
buf = skb_push(skb, 2);
|
|
|
|
buf[0] = 0x10;
|
|
|
|
buf[1] = 0x80;
|
|
|
|
|
|
|
|
send:
|
2012-05-06 21:19:14 +00:00
|
|
|
return skb;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
error:
|
|
|
|
dev_kfree_skb_any(skb);
|
2012-05-06 21:19:14 +00:00
|
|
|
return NULL;
|
2009-06-14 03:32:01 +00:00
|
|
|
}
|
|
|
|
|
2012-05-06 21:19:14 +00:00
|
|
|
static void
|
|
|
|
ar8216_mangle_rx(struct net_device *dev, struct sk_buff *skb)
|
2009-06-14 03:32:01 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv;
|
2009-06-14 03:32:01 +00:00
|
|
|
unsigned char *buf;
|
|
|
|
int port, vlan;
|
|
|
|
|
|
|
|
priv = dev->phy_ptr;
|
|
|
|
if (!priv)
|
2012-05-06 21:19:14 +00:00
|
|
|
return;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
/* don't strip the header if vlan mode is disabled */
|
|
|
|
if (!priv->vlan)
|
2012-05-06 21:19:14 +00:00
|
|
|
return;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
/* strip header, get vlan id */
|
|
|
|
buf = skb->data;
|
|
|
|
skb_pull(skb, 2);
|
|
|
|
|
|
|
|
/* check for vlan header presence */
|
|
|
|
if ((buf[12 + 2] != 0x81) || (buf[13 + 2] != 0x00))
|
2012-05-06 21:19:14 +00:00
|
|
|
return;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
port = buf[0] & 0xf;
|
|
|
|
|
|
|
|
/* no need to fix up packets coming from a tagged source */
|
|
|
|
if (priv->vlan_tagged & (1 << port))
|
2012-05-06 21:19:14 +00:00
|
|
|
return;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
/* lookup port vid from local table, the switch passes an invalid vlan id */
|
2010-03-09 14:35:41 +00:00
|
|
|
vlan = priv->vlan_id[priv->pvid[port]];
|
2009-06-14 03:32:01 +00:00
|
|
|
|
|
|
|
buf[14 + 2] &= 0xf0;
|
|
|
|
buf[14 + 2] |= vlan >> 8;
|
|
|
|
buf[15 + 2] = vlan & 0xff;
|
|
|
|
}
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_wait_bit(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
|
|
|
int timeout = 20;
|
2012-03-07 16:32:45 +00:00
|
|
|
u32 t = 0;
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2012-03-07 16:32:45 +00:00
|
|
|
while (1) {
|
|
|
|
t = priv->read(priv, reg);
|
|
|
|
if ((t & mask) == val)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (timeout-- <= 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
udelay(10);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
2012-03-07 16:32:45 +00:00
|
|
|
|
|
|
|
pr_err("ar8216: timeout on reg %08x: %08x & %08x != %08x\n",
|
|
|
|
(unsigned int) reg, t, mask, val);
|
|
|
|
return -ETIMEDOUT;
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_vtu_op(struct ar8xxx_priv *priv, u32 op, u32 val)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
|
|
|
if (ar8216_wait_bit(priv, AR8216_REG_VTU, AR8216_VTU_ACTIVE, 0))
|
|
|
|
return;
|
|
|
|
if ((op & AR8216_VTU_OP) == AR8216_VTU_OP_LOAD) {
|
|
|
|
val &= AR8216_VTUDATA_MEMBER;
|
|
|
|
val |= AR8216_VTUDATA_VALID;
|
|
|
|
priv->write(priv, AR8216_REG_VTU_DATA, val);
|
|
|
|
}
|
|
|
|
op |= AR8216_VTU_ACTIVE;
|
|
|
|
priv->write(priv, AR8216_REG_VTU, op);
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:26 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_vtu_flush(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:26 +00:00
|
|
|
{
|
|
|
|
ar8216_vtu_op(priv, AR8216_VTU_OP_FLUSH, 0);
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:30 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_vtu_load_vlan(struct ar8xxx_priv *priv, u32 vid, u32 port_mask)
|
2012-03-18 22:06:30 +00:00
|
|
|
{
|
|
|
|
u32 op;
|
|
|
|
|
|
|
|
op = AR8216_VTU_OP_LOAD | (vid << AR8216_VTU_VID_S);
|
|
|
|
ar8216_vtu_op(priv, op, port_mask);
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:23 +00:00
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_atu_flush(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:23 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = ar8216_wait_bit(priv, AR8216_REG_ATU, AR8216_ATU_ACTIVE, 0);
|
|
|
|
if (!ret)
|
|
|
|
priv->write(priv, AR8216_REG_ATU, AR8216_ATU_OP_FLUSH);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:39 +00:00
|
|
|
static u32
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_read_port_status(struct ar8xxx_priv *priv, int port)
|
2012-03-18 22:06:39 +00:00
|
|
|
{
|
|
|
|
return priv->read(priv, AR8216_REG_PORT_STATUS(port));
|
|
|
|
}
|
|
|
|
|
2011-11-12 14:09:50 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
|
2011-11-12 14:09:50 +00:00
|
|
|
u32 members, u32 pvid)
|
|
|
|
{
|
|
|
|
u32 header;
|
|
|
|
|
2012-05-29 16:39:24 +00:00
|
|
|
if (chip_is_ar8216(priv) && priv->vlan && port == AR8216_PORT_CPU)
|
2011-11-12 14:09:50 +00:00
|
|
|
header = AR8216_PORT_CTRL_HEADER;
|
|
|
|
else
|
|
|
|
header = 0;
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
|
2011-11-12 14:09:50 +00:00
|
|
|
AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
|
|
|
|
AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
|
|
|
|
AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
|
|
|
|
AR8216_PORT_CTRL_LEARN | header |
|
|
|
|
(egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
|
|
|
|
(AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_VLAN(port),
|
2011-11-12 14:09:50 +00:00
|
|
|
AR8216_PORT_VLAN_DEST_PORTS | AR8216_PORT_VLAN_MODE |
|
|
|
|
AR8216_PORT_VLAN_DEFAULT_ID,
|
|
|
|
(members << AR8216_PORT_VLAN_DEST_PORTS_S) |
|
|
|
|
(ingress << AR8216_PORT_VLAN_MODE_S) |
|
|
|
|
(pvid << AR8216_PORT_VLAN_DEFAULT_ID_S));
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:48 +00:00
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_hw_init(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:48 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_init_globals(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:48 +00:00
|
|
|
{
|
|
|
|
/* standard atheros magic */
|
|
|
|
priv->write(priv, 0x38, 0xc000050e);
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
|
2012-03-18 22:06:48 +00:00
|
|
|
AR8216_GCTRL_MTU, 1518 + 8 + 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8216_init_port(struct ar8xxx_priv *priv, int port)
|
2012-03-18 22:06:48 +00:00
|
|
|
{
|
|
|
|
/* Enable port learning and tx */
|
|
|
|
priv->write(priv, AR8216_REG_PORT_CTRL(port),
|
|
|
|
AR8216_PORT_CTRL_LEARN |
|
|
|
|
(4 << AR8216_PORT_CTRL_STATE_S));
|
|
|
|
|
|
|
|
priv->write(priv, AR8216_REG_PORT_VLAN(port), 0);
|
|
|
|
|
|
|
|
if (port == AR8216_PORT_CPU) {
|
|
|
|
priv->write(priv, AR8216_REG_PORT_STATUS(port),
|
|
|
|
AR8216_PORT_STATUS_LINK_UP |
|
2012-03-22 13:07:34 +00:00
|
|
|
(ar8xxx_has_gige(priv) ?
|
|
|
|
AR8216_PORT_SPEED_1000M : AR8216_PORT_SPEED_100M) |
|
2012-03-18 22:06:48 +00:00
|
|
|
AR8216_PORT_STATUS_TXMAC |
|
|
|
|
AR8216_PORT_STATUS_RXMAC |
|
2012-05-29 16:39:24 +00:00
|
|
|
(chip_is_ar8316(priv) ? AR8216_PORT_STATUS_RXFLOW : 0) |
|
|
|
|
(chip_is_ar8316(priv) ? AR8216_PORT_STATUS_TXFLOW : 0) |
|
2012-03-18 22:06:48 +00:00
|
|
|
AR8216_PORT_STATUS_DUPLEX);
|
|
|
|
} else {
|
|
|
|
priv->write(priv, AR8216_REG_PORT_STATUS(port),
|
|
|
|
AR8216_PORT_STATUS_LINK_AUTO);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct ar8xxx_chip ar8216_chip = {
|
2012-11-18 16:21:00 +00:00
|
|
|
.caps = AR8XXX_CAP_MIB_COUNTERS,
|
|
|
|
|
2012-03-18 22:06:48 +00:00
|
|
|
.hw_init = ar8216_hw_init,
|
|
|
|
.init_globals = ar8216_init_globals,
|
|
|
|
.init_port = ar8216_init_port,
|
|
|
|
.setup_port = ar8216_setup_port,
|
|
|
|
.read_port_status = ar8216_read_port_status,
|
|
|
|
.atu_flush = ar8216_atu_flush,
|
|
|
|
.vtu_flush = ar8216_vtu_flush,
|
|
|
|
.vtu_load_vlan = ar8216_vtu_load_vlan,
|
2012-11-18 16:21:00 +00:00
|
|
|
|
|
|
|
.num_mibs = ARRAY_SIZE(ar8216_mibs),
|
|
|
|
.mib_decs = ar8216_mibs,
|
2012-03-18 22:06:48 +00:00
|
|
|
};
|
|
|
|
|
2011-11-12 14:09:52 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8236_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
|
2011-11-12 14:09:52 +00:00
|
|
|
u32 members, u32 pvid)
|
|
|
|
{
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
|
2011-11-12 14:09:52 +00:00
|
|
|
AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
|
|
|
|
AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
|
|
|
|
AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
|
|
|
|
AR8216_PORT_CTRL_LEARN |
|
|
|
|
(egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
|
|
|
|
(AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN(port),
|
2011-11-12 14:09:52 +00:00
|
|
|
AR8236_PORT_VLAN_DEFAULT_ID,
|
|
|
|
(pvid << AR8236_PORT_VLAN_DEFAULT_ID_S));
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN2(port),
|
2011-11-12 14:09:52 +00:00
|
|
|
AR8236_PORT_VLAN2_VLAN_MODE |
|
|
|
|
AR8236_PORT_VLAN2_MEMBER,
|
|
|
|
(ingress << AR8236_PORT_VLAN2_VLAN_MODE_S) |
|
|
|
|
(members << AR8236_PORT_VLAN2_MEMBER_S));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8236_hw_init(struct ar8xxx_priv *priv)
|
2012-03-08 10:21:14 +00:00
|
|
|
{
|
2011-11-12 14:09:52 +00:00
|
|
|
int i;
|
|
|
|
struct mii_bus *bus;
|
|
|
|
|
2012-03-08 10:21:12 +00:00
|
|
|
if (priv->initialized)
|
2011-11-12 14:09:52 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Initialize the PHYs */
|
2013-02-07 15:18:35 +00:00
|
|
|
bus = priv->mii_bus;
|
2011-11-12 14:09:52 +00:00
|
|
|
for (i = 0; i < 5; i++) {
|
2012-03-07 16:32:31 +00:00
|
|
|
mdiobus_write(bus, i, MII_ADVERTISE,
|
|
|
|
ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
|
|
|
|
ADVERTISE_PAUSE_ASYM);
|
|
|
|
mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
|
2011-11-12 14:09:52 +00:00
|
|
|
}
|
|
|
|
msleep(1000);
|
|
|
|
|
2012-03-08 10:21:12 +00:00
|
|
|
priv->initialized = true;
|
2011-11-12 14:09:52 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:48 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8236_init_globals(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:48 +00:00
|
|
|
{
|
|
|
|
/* enable jumbo frames */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
|
2012-03-18 22:06:48 +00:00
|
|
|
AR8316_GCTRL_MTU, 9018 + 8 + 2);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
/* Enable MIB counters */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
|
2012-11-18 12:26:35 +00:00
|
|
|
(AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
|
|
|
|
AR8236_MIB_EN);
|
2012-03-18 22:06:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct ar8xxx_chip ar8236_chip = {
|
2012-11-18 12:26:35 +00:00
|
|
|
.caps = AR8XXX_CAP_MIB_COUNTERS,
|
2012-03-18 22:06:48 +00:00
|
|
|
.hw_init = ar8236_hw_init,
|
|
|
|
.init_globals = ar8236_init_globals,
|
|
|
|
.init_port = ar8216_init_port,
|
|
|
|
.setup_port = ar8236_setup_port,
|
|
|
|
.read_port_status = ar8216_read_port_status,
|
|
|
|
.atu_flush = ar8216_atu_flush,
|
|
|
|
.vtu_flush = ar8216_vtu_flush,
|
|
|
|
.vtu_load_vlan = ar8216_vtu_load_vlan,
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
.num_mibs = ARRAY_SIZE(ar8236_mibs),
|
|
|
|
.mib_decs = ar8236_mibs,
|
2012-03-18 22:06:48 +00:00
|
|
|
};
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8316_hw_init(struct ar8xxx_priv *priv)
|
2012-03-08 10:21:14 +00:00
|
|
|
{
|
2010-04-05 23:03:16 +00:00
|
|
|
int i;
|
2011-04-28 21:27:37 +00:00
|
|
|
u32 val, newval;
|
2010-04-05 23:03:16 +00:00
|
|
|
struct mii_bus *bus;
|
|
|
|
|
2013-02-10 13:18:48 +00:00
|
|
|
val = priv->read(priv, AR8316_REG_POSTRIP);
|
2010-04-05 23:03:16 +00:00
|
|
|
|
|
|
|
if (priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
|
2011-04-28 21:27:37 +00:00
|
|
|
if (priv->port4_phy) {
|
|
|
|
/* value taken from Ubiquiti RouterStation Pro */
|
|
|
|
newval = 0x81461bea;
|
2013-02-11 13:14:00 +00:00
|
|
|
pr_info("ar8316: Using port 4 as PHY\n");
|
2011-04-28 21:27:37 +00:00
|
|
|
} else {
|
|
|
|
newval = 0x01261be2;
|
2013-02-11 13:14:00 +00:00
|
|
|
pr_info("ar8316: Using port 4 as switch port\n");
|
2010-04-05 23:03:16 +00:00
|
|
|
}
|
|
|
|
} else if (priv->phy->interface == PHY_INTERFACE_MODE_GMII) {
|
|
|
|
/* value taken from AVM Fritz!Box 7390 sources */
|
2011-04-28 21:27:37 +00:00
|
|
|
newval = 0x010e5b71;
|
2010-04-05 23:03:16 +00:00
|
|
|
} else {
|
|
|
|
/* no known value for phy interface */
|
2013-02-11 13:14:00 +00:00
|
|
|
pr_err("ar8316: unsupported mii mode: %d.\n",
|
|
|
|
priv->phy->interface);
|
2010-04-05 23:03:16 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2011-04-28 21:27:37 +00:00
|
|
|
if (val == newval)
|
|
|
|
goto out;
|
|
|
|
|
2013-02-10 13:18:48 +00:00
|
|
|
priv->write(priv, AR8316_REG_POSTRIP, newval);
|
2011-04-28 21:27:37 +00:00
|
|
|
|
2013-02-14 14:55:40 +00:00
|
|
|
if (priv->port4_phy &&
|
|
|
|
priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
|
|
|
|
/* work around for phy4 rgmii mode */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, 4, 0x12, 0x480c);
|
2013-02-14 14:55:40 +00:00
|
|
|
/* rx delay */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, 4, 0x0, 0x824e);
|
2013-02-14 14:55:40 +00:00
|
|
|
/* tx delay */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, 4, 0x5, 0x3d47);
|
2013-02-14 14:55:40 +00:00
|
|
|
msleep(1000);
|
|
|
|
}
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
/* Initialize the ports */
|
2013-02-07 15:18:35 +00:00
|
|
|
bus = priv->mii_bus;
|
2010-04-05 23:03:16 +00:00
|
|
|
for (i = 0; i < 5; i++) {
|
|
|
|
/* initialize the port itself */
|
2011-10-11 23:05:10 +00:00
|
|
|
mdiobus_write(bus, i, MII_ADVERTISE,
|
2010-04-05 23:03:16 +00:00
|
|
|
ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
|
2011-10-11 23:05:10 +00:00
|
|
|
mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
|
|
|
|
mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
|
2010-04-05 23:03:16 +00:00
|
|
|
}
|
2011-04-28 21:27:37 +00:00
|
|
|
|
2013-02-09 13:26:04 +00:00
|
|
|
msleep(1000);
|
|
|
|
|
2011-04-28 21:27:37 +00:00
|
|
|
out:
|
|
|
|
priv->initialized = true;
|
2009-04-29 13:02:41 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:36 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8316_init_globals(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:36 +00:00
|
|
|
{
|
|
|
|
/* standard atheros magic */
|
|
|
|
priv->write(priv, 0x38, 0xc000050e);
|
|
|
|
|
|
|
|
/* enable cpu port to receive multicast and broadcast frames */
|
|
|
|
priv->write(priv, AR8216_REG_FLOOD_MASK, 0x003f003f);
|
|
|
|
|
|
|
|
/* enable jumbo frames */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
|
2012-03-18 22:06:36 +00:00
|
|
|
AR8316_GCTRL_MTU, 9018 + 8 + 2);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
/* Enable MIB counters */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
|
2012-11-18 12:26:35 +00:00
|
|
|
(AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
|
|
|
|
AR8236_MIB_EN);
|
2012-03-15 16:57:27 +00:00
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:12 +00:00
|
|
|
static const struct ar8xxx_chip ar8316_chip = {
|
2012-11-18 12:26:35 +00:00
|
|
|
.caps = AR8XXX_CAP_GIGE | AR8XXX_CAP_MIB_COUNTERS,
|
2012-03-18 22:06:15 +00:00
|
|
|
.hw_init = ar8316_hw_init,
|
2012-03-18 22:06:36 +00:00
|
|
|
.init_globals = ar8316_init_globals,
|
2012-03-18 22:06:23 +00:00
|
|
|
.init_port = ar8216_init_port,
|
2012-03-18 22:06:19 +00:00
|
|
|
.setup_port = ar8216_setup_port,
|
2012-03-18 22:06:39 +00:00
|
|
|
.read_port_status = ar8216_read_port_status,
|
2012-03-18 22:06:23 +00:00
|
|
|
.atu_flush = ar8216_atu_flush,
|
2012-03-18 22:06:26 +00:00
|
|
|
.vtu_flush = ar8216_vtu_flush,
|
2012-03-18 22:06:30 +00:00
|
|
|
.vtu_load_vlan = ar8216_vtu_load_vlan,
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
.num_mibs = ARRAY_SIZE(ar8236_mibs),
|
|
|
|
.mib_decs = ar8236_mibs,
|
2012-03-18 22:06:12 +00:00
|
|
|
};
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
static u32
|
|
|
|
ar8327_get_pad_cfg(struct ar8327_pad_cfg *cfg)
|
|
|
|
{
|
|
|
|
u32 t;
|
|
|
|
|
|
|
|
if (!cfg)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
t = 0;
|
|
|
|
switch (cfg->mode) {
|
|
|
|
case AR8327_PAD_NC:
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC2MAC_MII:
|
|
|
|
t = AR8327_PAD_MAC_MII_EN;
|
|
|
|
if (cfg->rxclk_sel)
|
|
|
|
t |= AR8327_PAD_MAC_MII_RXCLK_SEL;
|
|
|
|
if (cfg->txclk_sel)
|
|
|
|
t |= AR8327_PAD_MAC_MII_TXCLK_SEL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC2MAC_GMII:
|
|
|
|
t = AR8327_PAD_MAC_GMII_EN;
|
|
|
|
if (cfg->rxclk_sel)
|
|
|
|
t |= AR8327_PAD_MAC_GMII_RXCLK_SEL;
|
|
|
|
if (cfg->txclk_sel)
|
|
|
|
t |= AR8327_PAD_MAC_GMII_TXCLK_SEL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC_SGMII:
|
|
|
|
t = AR8327_PAD_SGMII_EN;
|
2012-11-23 20:55:26 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* WAR for the QUalcomm Atheros AP136 board.
|
|
|
|
* It seems that RGMII TX/RX delay settings needs to be
|
|
|
|
* applied for SGMII mode as well, The ethernet is not
|
|
|
|
* reliable without this.
|
|
|
|
*/
|
|
|
|
t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
|
|
|
|
t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
|
|
|
|
if (cfg->rxclk_delay_en)
|
|
|
|
t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
|
|
|
|
if (cfg->txclk_delay_en)
|
|
|
|
t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
|
|
|
|
|
2012-12-25 18:45:31 +00:00
|
|
|
if (cfg->sgmii_delay_en)
|
|
|
|
t |= AR8327_PAD_SGMII_DELAY_EN;
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC2PHY_MII:
|
|
|
|
t = AR8327_PAD_PHY_MII_EN;
|
|
|
|
if (cfg->rxclk_sel)
|
|
|
|
t |= AR8327_PAD_PHY_MII_RXCLK_SEL;
|
|
|
|
if (cfg->txclk_sel)
|
|
|
|
t |= AR8327_PAD_PHY_MII_TXCLK_SEL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC2PHY_GMII:
|
|
|
|
t = AR8327_PAD_PHY_GMII_EN;
|
|
|
|
if (cfg->pipe_rxclk_sel)
|
|
|
|
t |= AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL;
|
|
|
|
if (cfg->rxclk_sel)
|
|
|
|
t |= AR8327_PAD_PHY_GMII_RXCLK_SEL;
|
|
|
|
if (cfg->txclk_sel)
|
|
|
|
t |= AR8327_PAD_PHY_GMII_TXCLK_SEL;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_MAC_RGMII:
|
|
|
|
t = AR8327_PAD_RGMII_EN;
|
|
|
|
t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
|
|
|
|
t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
|
|
|
|
if (cfg->rxclk_delay_en)
|
|
|
|
t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
|
|
|
|
if (cfg->txclk_delay_en)
|
|
|
|
t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_PHY_GMII:
|
|
|
|
t = AR8327_PAD_PHYX_GMII_EN;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_PHY_RGMII:
|
|
|
|
t = AR8327_PAD_PHYX_RGMII_EN;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR8327_PAD_PHY_MII:
|
|
|
|
t = AR8327_PAD_PHYX_MII_EN;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return t;
|
|
|
|
}
|
|
|
|
|
2012-05-29 16:39:27 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_phy_fixup(struct ar8xxx_priv *priv, int phy)
|
2012-05-29 16:39:27 +00:00
|
|
|
{
|
|
|
|
switch (priv->chip_rev) {
|
|
|
|
case 1:
|
|
|
|
/* For 100M waveform */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, phy, 0, 0x02ea);
|
2012-05-29 16:39:27 +00:00
|
|
|
/* Turn on Gigabit clock */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, phy, 0x3d, 0x68a0);
|
2012-05-29 16:39:27 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case 2:
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_mmd_write(priv, phy, 0x7, 0x3c);
|
|
|
|
ar8xxx_phy_mmd_write(priv, phy, 0x4007, 0x0);
|
2012-05-29 16:39:27 +00:00
|
|
|
/* fallthrough */
|
|
|
|
case 4:
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_mmd_write(priv, phy, 0x3, 0x800d);
|
|
|
|
ar8xxx_phy_mmd_write(priv, phy, 0x4003, 0x803f);
|
2012-05-29 16:39:27 +00:00
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_dbg_write(priv, phy, 0x3d, 0x6860);
|
|
|
|
ar8xxx_phy_dbg_write(priv, phy, 0x5, 0x2c46);
|
|
|
|
ar8xxx_phy_dbg_write(priv, phy, 0x3c, 0x6000);
|
2012-05-29 16:39:27 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-03-15 15:50:00 +00:00
|
|
|
static u32
|
|
|
|
ar8327_get_port_init_status(struct ar8327_port_cfg *cfg)
|
|
|
|
{
|
|
|
|
u32 t;
|
|
|
|
|
|
|
|
if (!cfg->force_link)
|
|
|
|
return AR8216_PORT_STATUS_LINK_AUTO;
|
|
|
|
|
|
|
|
t = AR8216_PORT_STATUS_TXMAC | AR8216_PORT_STATUS_RXMAC;
|
|
|
|
t |= cfg->duplex ? AR8216_PORT_STATUS_DUPLEX : 0;
|
|
|
|
t |= cfg->rxpause ? AR8216_PORT_STATUS_RXFLOW : 0;
|
|
|
|
t |= cfg->txpause ? AR8216_PORT_STATUS_TXFLOW : 0;
|
|
|
|
|
|
|
|
switch (cfg->speed) {
|
|
|
|
case AR8327_PORT_SPEED_10:
|
|
|
|
t |= AR8216_PORT_SPEED_10M;
|
|
|
|
break;
|
|
|
|
case AR8327_PORT_SPEED_100:
|
|
|
|
t |= AR8216_PORT_SPEED_100M;
|
|
|
|
break;
|
|
|
|
case AR8327_PORT_SPEED_1000:
|
|
|
|
t |= AR8216_PORT_SPEED_1000M;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return t;
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
static int
|
2013-03-15 15:50:05 +00:00
|
|
|
ar8327_hw_config_pdata(struct ar8xxx_priv *priv,
|
|
|
|
struct ar8327_platform_data *pdata)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
2012-06-19 10:44:16 +00:00
|
|
|
struct ar8327_led_cfg *led_cfg;
|
2013-03-15 15:50:02 +00:00
|
|
|
struct ar8327_data *data;
|
2012-06-19 10:44:16 +00:00
|
|
|
u32 pos, new_pos;
|
2012-03-18 22:06:55 +00:00
|
|
|
u32 t;
|
|
|
|
|
|
|
|
if (!pdata)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-05-30 17:38:22 +00:00
|
|
|
priv->get_port_link = pdata->get_port_link;
|
|
|
|
|
2013-03-15 15:50:02 +00:00
|
|
|
data = &priv->chip_data.ar8327;
|
|
|
|
|
|
|
|
data->port0_status = ar8327_get_port_init_status(&pdata->port0_cfg);
|
|
|
|
data->port6_status = ar8327_get_port_init_status(&pdata->port6_cfg);
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
t = ar8327_get_pad_cfg(pdata->pad0_cfg);
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8337(priv))
|
|
|
|
t |= AR8337_PAD_MAC06_EXCHANGE_EN;
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
priv->write(priv, AR8327_REG_PAD0_MODE, t);
|
|
|
|
t = ar8327_get_pad_cfg(pdata->pad5_cfg);
|
|
|
|
priv->write(priv, AR8327_REG_PAD5_MODE, t);
|
|
|
|
t = ar8327_get_pad_cfg(pdata->pad6_cfg);
|
|
|
|
priv->write(priv, AR8327_REG_PAD6_MODE, t);
|
|
|
|
|
2012-06-19 10:44:16 +00:00
|
|
|
pos = priv->read(priv, AR8327_REG_POWER_ON_STRIP);
|
|
|
|
new_pos = pos;
|
|
|
|
|
|
|
|
led_cfg = pdata->led_cfg;
|
|
|
|
if (led_cfg) {
|
|
|
|
if (led_cfg->open_drain)
|
|
|
|
new_pos |= AR8327_POWER_ON_STRIP_LED_OPEN_EN;
|
|
|
|
else
|
|
|
|
new_pos &= ~AR8327_POWER_ON_STRIP_LED_OPEN_EN;
|
|
|
|
|
|
|
|
priv->write(priv, AR8327_REG_LED_CTRL0, led_cfg->led_ctrl0);
|
|
|
|
priv->write(priv, AR8327_REG_LED_CTRL1, led_cfg->led_ctrl1);
|
|
|
|
priv->write(priv, AR8327_REG_LED_CTRL2, led_cfg->led_ctrl2);
|
|
|
|
priv->write(priv, AR8327_REG_LED_CTRL3, led_cfg->led_ctrl3);
|
2013-05-30 17:38:26 +00:00
|
|
|
|
|
|
|
if (new_pos != pos)
|
|
|
|
new_pos |= AR8327_POWER_ON_STRIP_POWER_ON_SEL;
|
2012-06-19 10:44:16 +00:00
|
|
|
}
|
|
|
|
|
2013-05-30 17:38:26 +00:00
|
|
|
if (pdata->sgmii_cfg) {
|
|
|
|
t = pdata->sgmii_cfg->sgmii_ctrl;
|
|
|
|
if (priv->chip_rev == 1)
|
|
|
|
t |= AR8327_SGMII_CTRL_EN_PLL |
|
|
|
|
AR8327_SGMII_CTRL_EN_RX |
|
|
|
|
AR8327_SGMII_CTRL_EN_TX;
|
|
|
|
else
|
|
|
|
t &= ~(AR8327_SGMII_CTRL_EN_PLL |
|
|
|
|
AR8327_SGMII_CTRL_EN_RX |
|
|
|
|
AR8327_SGMII_CTRL_EN_TX);
|
|
|
|
|
|
|
|
priv->write(priv, AR8327_REG_SGMII_CTRL, t);
|
|
|
|
|
|
|
|
if (pdata->sgmii_cfg->serdes_aen)
|
|
|
|
new_pos &= ~AR8327_POWER_ON_STRIP_SERDES_AEN;
|
|
|
|
else
|
|
|
|
new_pos |= AR8327_POWER_ON_STRIP_SERDES_AEN;
|
2012-06-19 10:44:16 +00:00
|
|
|
}
|
2012-03-18 22:06:55 +00:00
|
|
|
|
2013-05-30 17:38:26 +00:00
|
|
|
priv->write(priv, AR8327_REG_POWER_ON_STRIP, new_pos);
|
|
|
|
|
2013-03-15 15:50:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-15 15:50:08 +00:00
|
|
|
#ifdef CONFIG_OF
|
|
|
|
static int
|
|
|
|
ar8327_hw_config_of(struct ar8xxx_priv *priv, struct device_node *np)
|
|
|
|
{
|
|
|
|
const __be32 *paddr;
|
|
|
|
int len;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
paddr = of_get_property(np, "qca,ar8327-initvals", &len);
|
|
|
|
if (!paddr || len < (2 * sizeof(*paddr)))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
len /= sizeof(*paddr);
|
|
|
|
|
|
|
|
for (i = 0; i < len - 1; i += 2) {
|
|
|
|
u32 reg;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
reg = be32_to_cpup(paddr + i);
|
|
|
|
val = be32_to_cpup(paddr + i + 1);
|
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case AR8327_REG_PORT_STATUS(0):
|
|
|
|
priv->chip_data.ar8327.port0_status = val;
|
|
|
|
break;
|
|
|
|
case AR8327_REG_PORT_STATUS(6):
|
|
|
|
priv->chip_data.ar8327.port6_status = val;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
priv->write(priv, reg, val);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline int
|
|
|
|
ar8327_hw_config_of(struct ar8xxx_priv *priv, struct device_node *np)
|
|
|
|
{
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-03-15 15:50:05 +00:00
|
|
|
static int
|
|
|
|
ar8327_hw_init(struct ar8xxx_priv *priv)
|
|
|
|
{
|
|
|
|
struct mii_bus *bus;
|
|
|
|
int ret;
|
|
|
|
int i;
|
|
|
|
|
2013-03-15 15:50:08 +00:00
|
|
|
if (priv->phy->dev.of_node)
|
|
|
|
ret = ar8327_hw_config_of(priv, priv->phy->dev.of_node);
|
|
|
|
else
|
|
|
|
ret = ar8327_hw_config_pdata(priv,
|
|
|
|
priv->phy->dev.platform_data);
|
|
|
|
|
2013-03-15 15:50:05 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-02-07 15:18:35 +00:00
|
|
|
bus = priv->mii_bus;
|
2012-07-05 08:26:39 +00:00
|
|
|
for (i = 0; i < AR8327_NUM_PHYS; i++) {
|
2012-05-29 16:39:27 +00:00
|
|
|
ar8327_phy_fixup(priv, i);
|
2012-03-18 22:06:55 +00:00
|
|
|
|
2012-07-05 08:26:39 +00:00
|
|
|
/* start aneg on the PHY */
|
|
|
|
mdiobus_write(bus, i, MII_ADVERTISE, ADVERTISE_ALL |
|
|
|
|
ADVERTISE_PAUSE_CAP |
|
|
|
|
ADVERTISE_PAUSE_ASYM);
|
|
|
|
mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
|
|
|
|
mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
msleep(1000);
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_init_globals(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
u32 t;
|
|
|
|
|
|
|
|
/* enable CPU port and disable mirror port */
|
|
|
|
t = AR8327_FWD_CTRL0_CPU_PORT_EN |
|
|
|
|
AR8327_FWD_CTRL0_MIRROR_PORT;
|
|
|
|
priv->write(priv, AR8327_REG_FWD_CTRL0, t);
|
|
|
|
|
|
|
|
/* forward multicast and broadcast frames to CPU */
|
|
|
|
t = (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_UC_FLOOD_S) |
|
2012-04-22 19:19:49 +00:00
|
|
|
(AR8327_PORTS_ALL << AR8327_FWD_CTRL1_MC_FLOOD_S) |
|
2012-03-18 22:06:55 +00:00
|
|
|
(AR8327_PORTS_ALL << AR8327_FWD_CTRL1_BC_FLOOD_S);
|
|
|
|
priv->write(priv, AR8327_REG_FWD_CTRL1, t);
|
|
|
|
|
2013-12-15 22:18:04 +00:00
|
|
|
/* enable jumbo frames */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_rmw(priv, AR8327_REG_MAX_FRAME_SIZE,
|
2013-12-15 22:18:04 +00:00
|
|
|
AR8327_MAX_FRAME_SIZE_MTU, 9018 + 8 + 2);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
/* Enable MIB counters */
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_reg_set(priv, AR8327_REG_MODULE_EN,
|
2012-11-18 12:26:35 +00:00
|
|
|
AR8327_MODULE_EN_MIB);
|
2012-03-18 22:06:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_init_port(struct ar8xxx_priv *priv, int port)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
u32 t;
|
|
|
|
|
2013-03-15 15:49:55 +00:00
|
|
|
if (port == AR8216_PORT_CPU)
|
2013-03-15 15:50:02 +00:00
|
|
|
t = priv->chip_data.ar8327.port0_status;
|
2013-03-15 15:49:55 +00:00
|
|
|
else if (port == 6)
|
2013-03-15 15:50:02 +00:00
|
|
|
t = priv->chip_data.ar8327.port6_status;
|
2012-12-22 12:12:37 +00:00
|
|
|
else
|
2013-03-15 15:49:57 +00:00
|
|
|
t = AR8216_PORT_STATUS_LINK_AUTO;
|
2013-02-05 08:39:24 +00:00
|
|
|
|
2013-03-15 15:49:57 +00:00
|
|
|
priv->write(priv, AR8327_REG_PORT_STATUS(port), t);
|
2012-03-18 22:06:55 +00:00
|
|
|
priv->write(priv, AR8327_REG_PORT_HEADER(port), 0);
|
|
|
|
|
2012-12-22 18:30:04 +00:00
|
|
|
t = 1 << AR8327_PORT_VLAN0_DEF_SVID_S;
|
|
|
|
t |= 1 << AR8327_PORT_VLAN0_DEF_CVID_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_VLAN0(port), t);
|
2012-03-18 22:06:55 +00:00
|
|
|
|
|
|
|
t = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH << AR8327_PORT_VLAN1_OUT_MODE_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
|
|
|
|
|
|
|
|
t = AR8327_PORT_LOOKUP_LEARN;
|
|
|
|
t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_read_port_status(struct ar8xxx_priv *priv, int port)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
return priv->read(priv, AR8327_REG_PORT_STATUS(port));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_atu_flush(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = ar8216_wait_bit(priv, AR8327_REG_ATU_FUNC,
|
|
|
|
AR8327_ATU_FUNC_BUSY, 0);
|
|
|
|
if (!ret)
|
|
|
|
priv->write(priv, AR8327_REG_ATU_FUNC,
|
|
|
|
AR8327_ATU_FUNC_OP_FLUSH);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_vtu_op(struct ar8xxx_priv *priv, u32 op, u32 val)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
if (ar8216_wait_bit(priv, AR8327_REG_VTU_FUNC1,
|
|
|
|
AR8327_VTU_FUNC1_BUSY, 0))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if ((op & AR8327_VTU_FUNC1_OP) == AR8327_VTU_FUNC1_OP_LOAD)
|
|
|
|
priv->write(priv, AR8327_REG_VTU_FUNC0, val);
|
|
|
|
|
|
|
|
op |= AR8327_VTU_FUNC1_BUSY;
|
|
|
|
priv->write(priv, AR8327_REG_VTU_FUNC1, op);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_vtu_flush(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
ar8327_vtu_op(priv, AR8327_VTU_FUNC1_OP_FLUSH, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_vtu_load_vlan(struct ar8xxx_priv *priv, u32 vid, u32 port_mask)
|
2012-03-18 22:06:55 +00:00
|
|
|
{
|
|
|
|
u32 op;
|
|
|
|
u32 val;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
op = AR8327_VTU_FUNC1_OP_LOAD | (vid << AR8327_VTU_FUNC1_VID_S);
|
|
|
|
val = AR8327_VTU_FUNC0_VALID | AR8327_VTU_FUNC0_IVL;
|
|
|
|
for (i = 0; i < AR8327_NUM_PORTS; i++) {
|
|
|
|
u32 mode;
|
|
|
|
|
|
|
|
if ((port_mask & BIT(i)) == 0)
|
|
|
|
mode = AR8327_VTU_FUNC0_EG_MODE_NOT;
|
|
|
|
else if (priv->vlan == 0)
|
|
|
|
mode = AR8327_VTU_FUNC0_EG_MODE_KEEP;
|
|
|
|
else if (priv->vlan_tagged & BIT(i))
|
|
|
|
mode = AR8327_VTU_FUNC0_EG_MODE_TAG;
|
|
|
|
else
|
|
|
|
mode = AR8327_VTU_FUNC0_EG_MODE_UNTAG;
|
|
|
|
|
|
|
|
val |= mode << AR8327_VTU_FUNC0_EG_MODE_S(i);
|
|
|
|
}
|
|
|
|
ar8327_vtu_op(priv, op, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8327_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
|
2012-03-18 22:06:55 +00:00
|
|
|
u32 members, u32 pvid)
|
|
|
|
{
|
|
|
|
u32 t;
|
|
|
|
u32 mode;
|
|
|
|
|
|
|
|
t = pvid << AR8327_PORT_VLAN0_DEF_SVID_S;
|
|
|
|
t |= pvid << AR8327_PORT_VLAN0_DEF_CVID_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_VLAN0(port), t);
|
|
|
|
|
|
|
|
mode = AR8327_PORT_VLAN1_OUT_MODE_UNMOD;
|
|
|
|
switch (egress) {
|
|
|
|
case AR8216_OUT_KEEP:
|
|
|
|
mode = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH;
|
|
|
|
break;
|
|
|
|
case AR8216_OUT_STRIP_VLAN:
|
|
|
|
mode = AR8327_PORT_VLAN1_OUT_MODE_UNTAG;
|
|
|
|
break;
|
|
|
|
case AR8216_OUT_ADD_VLAN:
|
|
|
|
mode = AR8327_PORT_VLAN1_OUT_MODE_TAG;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
t = AR8327_PORT_VLAN1_PORT_VLAN_PROP;
|
|
|
|
t |= mode << AR8327_PORT_VLAN1_OUT_MODE_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
|
|
|
|
|
|
|
|
t = members;
|
|
|
|
t |= AR8327_PORT_LOOKUP_LEARN;
|
|
|
|
t |= ingress << AR8327_PORT_LOOKUP_IN_MODE_S;
|
|
|
|
t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
|
|
|
|
priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct ar8xxx_chip ar8327_chip = {
|
2012-11-18 12:26:35 +00:00
|
|
|
.caps = AR8XXX_CAP_GIGE | AR8XXX_CAP_MIB_COUNTERS,
|
2012-03-18 22:06:55 +00:00
|
|
|
.hw_init = ar8327_hw_init,
|
|
|
|
.init_globals = ar8327_init_globals,
|
|
|
|
.init_port = ar8327_init_port,
|
|
|
|
.setup_port = ar8327_setup_port,
|
|
|
|
.read_port_status = ar8327_read_port_status,
|
|
|
|
.atu_flush = ar8327_atu_flush,
|
|
|
|
.vtu_flush = ar8327_vtu_flush,
|
|
|
|
.vtu_load_vlan = ar8327_vtu_load_vlan,
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
.num_mibs = ARRAY_SIZE(ar8236_mibs),
|
|
|
|
.mib_decs = ar8236_mibs,
|
2012-03-18 22:06:55 +00:00
|
|
|
};
|
|
|
|
|
2012-03-18 22:06:45 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_vlan(struct switch_dev *dev, const struct switch_attr *attr,
|
2012-03-18 22:06:45 +00:00
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
priv->vlan = !!val->value.i;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_vlan(struct switch_dev *dev, const struct switch_attr *attr,
|
2012-03-18 22:06:45 +00:00
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
val->value.i = priv->vlan;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_pvid(struct switch_dev *dev, int port, int vlan)
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
|
|
|
|
/* make sure no invalid PVIDs get set */
|
|
|
|
|
|
|
|
if (vlan >= dev->vlans)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
priv->pvid[port] = vlan;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_pvid(struct switch_dev *dev, int port, int *vlan)
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
*vlan = priv->pvid[port];
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_vid(struct switch_dev *dev, const struct switch_attr *attr,
|
2012-03-18 22:06:45 +00:00
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
priv->vlan_id[val->port_vlan] = val->value.i;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_vid(struct switch_dev *dev, const struct switch_attr *attr,
|
2012-03-18 22:06:45 +00:00
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
val->value.i = priv->vlan_id[val->port_vlan];
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_port_link(struct switch_dev *dev, int port,
|
2012-03-18 22:06:45 +00:00
|
|
|
struct switch_port_link *link)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
|
|
|
|
ar8216_read_port_link(priv, port, link);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_ports(struct switch_dev *dev, struct switch_val *val)
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
u8 ports = priv->vlan_table[val->port_vlan];
|
|
|
|
int i;
|
|
|
|
|
|
|
|
val->len = 0;
|
|
|
|
for (i = 0; i < dev->ports; i++) {
|
|
|
|
struct switch_port *p;
|
|
|
|
|
|
|
|
if (!(ports & (1 << i)))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
p = &val->value.ports[val->len++];
|
|
|
|
p->id = i;
|
|
|
|
if (priv->vlan_tagged & (1 << i))
|
|
|
|
p->flags = (1 << SWITCH_PORT_FLAG_TAGGED);
|
|
|
|
else
|
|
|
|
p->flags = 0;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_ports(struct switch_dev *dev, struct switch_val *val)
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:45 +00:00
|
|
|
u8 *vt = &priv->vlan_table[val->port_vlan];
|
|
|
|
int i, j;
|
|
|
|
|
|
|
|
*vt = 0;
|
|
|
|
for (i = 0; i < val->len; i++) {
|
|
|
|
struct switch_port *p = &val->value.ports[i];
|
|
|
|
|
|
|
|
if (p->flags & (1 << SWITCH_PORT_FLAG_TAGGED)) {
|
|
|
|
priv->vlan_tagged |= (1 << p->id);
|
|
|
|
} else {
|
|
|
|
priv->vlan_tagged &= ~(1 << p->id);
|
|
|
|
priv->pvid[p->id] = val->port_vlan;
|
|
|
|
|
|
|
|
/* make sure that an untagged port does not
|
|
|
|
* appear in other vlans */
|
|
|
|
for (j = 0; j < AR8X16_MAX_VLANS; j++) {
|
|
|
|
if (j == val->port_vlan)
|
|
|
|
continue;
|
|
|
|
priv->vlan_table[j] &= ~(1 << p->id);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
*vt |= 1 << p->id;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
static void
|
|
|
|
ar8327_set_mirror_regs(struct ar8xxx_priv *priv)
|
|
|
|
{
|
|
|
|
int port;
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
/* reset all mirror registers */
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_FWD_CTRL0,
|
|
|
|
AR8327_FWD_CTRL0_MIRROR_PORT,
|
|
|
|
(0xF << AR8327_FWD_CTRL0_MIRROR_PORT_S));
|
|
|
|
for (port = 0; port < AR8327_NUM_PORTS; port++) {
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_PORT_LOOKUP(port),
|
|
|
|
AR8327_PORT_LOOKUP_ING_MIRROR_EN,
|
|
|
|
0);
|
|
|
|
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_PORT_HOL_CTRL1(port),
|
|
|
|
AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN,
|
|
|
|
0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* now enable mirroring if necessary */
|
|
|
|
if (priv->source_port >= AR8327_NUM_PORTS ||
|
|
|
|
priv->monitor_port >= AR8327_NUM_PORTS ||
|
|
|
|
priv->source_port == priv->monitor_port) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_FWD_CTRL0,
|
|
|
|
AR8327_FWD_CTRL0_MIRROR_PORT,
|
|
|
|
(priv->monitor_port << AR8327_FWD_CTRL0_MIRROR_PORT_S));
|
|
|
|
|
|
|
|
if (priv->mirror_rx)
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_PORT_LOOKUP(priv->source_port),
|
|
|
|
AR8327_PORT_LOOKUP_ING_MIRROR_EN,
|
|
|
|
AR8327_PORT_LOOKUP_ING_MIRROR_EN);
|
|
|
|
|
|
|
|
if (priv->mirror_tx)
|
|
|
|
ar8xxx_rmw(priv, AR8327_REG_PORT_HOL_CTRL1(priv->source_port),
|
|
|
|
AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN,
|
|
|
|
AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
ar8216_set_mirror_regs(struct ar8xxx_priv *priv)
|
|
|
|
{
|
|
|
|
int port;
|
|
|
|
|
|
|
|
/* reset all mirror registers */
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
|
|
|
|
AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
|
|
|
|
(0xF << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
|
|
|
|
for (port = 0; port < AR8216_NUM_PORTS; port++) {
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
|
|
|
|
AR8216_PORT_CTRL_MIRROR_RX,
|
|
|
|
0);
|
|
|
|
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
|
|
|
|
AR8216_PORT_CTRL_MIRROR_TX,
|
|
|
|
0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* now enable mirroring if necessary */
|
|
|
|
if (priv->source_port >= AR8216_NUM_PORTS ||
|
|
|
|
priv->monitor_port >= AR8216_NUM_PORTS ||
|
|
|
|
priv->source_port == priv->monitor_port) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
|
|
|
|
AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
|
|
|
|
(priv->monitor_port << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
|
|
|
|
|
|
|
|
if (priv->mirror_rx)
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(priv->source_port),
|
|
|
|
AR8216_PORT_CTRL_MIRROR_RX,
|
|
|
|
AR8216_PORT_CTRL_MIRROR_RX);
|
|
|
|
|
|
|
|
if (priv->mirror_tx)
|
|
|
|
ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(priv->source_port),
|
|
|
|
AR8216_PORT_CTRL_MIRROR_TX,
|
|
|
|
AR8216_PORT_CTRL_MIRROR_TX);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
ar8xxx_set_mirror_regs(struct ar8xxx_priv *priv)
|
|
|
|
{
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8327(priv) || chip_is_ar8337(priv)) {
|
2013-05-24 13:10:22 +00:00
|
|
|
ar8327_set_mirror_regs(priv);
|
|
|
|
} else {
|
|
|
|
ar8216_set_mirror_regs(priv);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-18 22:06:45 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_hw_apply(struct switch_dev *dev)
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-03-18 22:06:51 +00:00
|
|
|
u8 portmask[AR8X16_MAX_PORTS];
|
2012-03-18 22:06:45 +00:00
|
|
|
int i, j;
|
|
|
|
|
|
|
|
mutex_lock(&priv->reg_mutex);
|
|
|
|
/* flush all vlan translation unit entries */
|
|
|
|
priv->chip->vtu_flush(priv);
|
|
|
|
|
|
|
|
memset(portmask, 0, sizeof(portmask));
|
|
|
|
if (!priv->init) {
|
|
|
|
/* calculate the port destination masks and load vlans
|
|
|
|
* into the vlan translation unit */
|
|
|
|
for (j = 0; j < AR8X16_MAX_VLANS; j++) {
|
|
|
|
u8 vp = priv->vlan_table[j];
|
|
|
|
|
|
|
|
if (!vp)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
for (i = 0; i < dev->ports; i++) {
|
|
|
|
u8 mask = (1 << i);
|
|
|
|
if (vp & mask)
|
|
|
|
portmask[i] |= vp & ~mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->chip->vtu_load_vlan(priv, priv->vlan_id[j],
|
|
|
|
priv->vlan_table[j]);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* vlan disabled:
|
|
|
|
* isolate all ports, but connect them to the cpu port */
|
|
|
|
for (i = 0; i < dev->ports; i++) {
|
|
|
|
if (i == AR8216_PORT_CPU)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
portmask[i] = 1 << AR8216_PORT_CPU;
|
|
|
|
portmask[AR8216_PORT_CPU] |= (1 << i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* update the port destination mask registers and tag settings */
|
|
|
|
for (i = 0; i < dev->ports; i++) {
|
|
|
|
int egress, ingress;
|
|
|
|
int pvid;
|
|
|
|
|
|
|
|
if (priv->vlan) {
|
|
|
|
pvid = priv->vlan_id[priv->pvid[i]];
|
|
|
|
if (priv->vlan_tagged & (1 << i))
|
|
|
|
egress = AR8216_OUT_ADD_VLAN;
|
|
|
|
else
|
|
|
|
egress = AR8216_OUT_STRIP_VLAN;
|
|
|
|
ingress = AR8216_IN_SECURE;
|
|
|
|
} else {
|
|
|
|
pvid = i;
|
|
|
|
egress = AR8216_OUT_KEEP;
|
|
|
|
ingress = AR8216_IN_PORT_ONLY;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->chip->setup_port(priv, i, egress, ingress, portmask[i],
|
|
|
|
pvid);
|
|
|
|
}
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
ar8xxx_set_mirror_regs(priv);
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2012-03-18 22:06:45 +00:00
|
|
|
mutex_unlock(&priv->reg_mutex);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_reset_switch(struct switch_dev *dev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2009-04-29 13:02:41 +00:00
|
|
|
int i;
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
mutex_lock(&priv->reg_mutex);
|
2013-02-17 12:48:23 +00:00
|
|
|
memset(&priv->vlan, 0, sizeof(struct ar8xxx_priv) -
|
|
|
|
offsetof(struct ar8xxx_priv, vlan));
|
2012-03-08 10:21:14 +00:00
|
|
|
|
|
|
|
for (i = 0; i < AR8X16_MAX_VLANS; i++)
|
2009-04-29 13:02:41 +00:00
|
|
|
priv->vlan_id[i] = i;
|
2012-03-07 16:32:46 +00:00
|
|
|
|
|
|
|
/* Configure all ports */
|
2012-03-18 22:06:40 +00:00
|
|
|
for (i = 0; i < dev->ports; i++)
|
2012-03-18 22:06:23 +00:00
|
|
|
priv->chip->init_port(priv, i);
|
2012-03-07 16:32:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
priv->mirror_rx = false;
|
|
|
|
priv->mirror_tx = false;
|
|
|
|
priv->source_port = 0;
|
|
|
|
priv->monitor_port = 0;
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2012-03-18 22:06:40 +00:00
|
|
|
priv->chip->init_globals(priv);
|
2013-05-24 13:10:22 +00:00
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
mutex_unlock(&priv->reg_mutex);
|
2012-03-15 16:57:27 +00:00
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
return ar8xxx_sw_hw_apply(dev);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_reset_mibs(struct switch_dev *dev,
|
2012-11-18 12:26:35 +00:00
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-11-18 12:26:35 +00:00
|
|
|
unsigned int len;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
mutex_lock(&priv->mib_lock);
|
|
|
|
|
|
|
|
len = priv->dev.ports * priv->chip->num_mibs *
|
|
|
|
sizeof(*priv->mib_stats);
|
|
|
|
memset(priv->mib_stats, '\0', len);
|
2013-02-17 12:48:25 +00:00
|
|
|
ret = ar8xxx_mib_flush(priv);
|
2012-11-18 12:26:35 +00:00
|
|
|
if (ret)
|
|
|
|
goto unlock;
|
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
unlock:
|
|
|
|
mutex_unlock(&priv->mib_lock);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
static int
|
|
|
|
ar8xxx_sw_set_mirror_rx_enable(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
mutex_lock(&priv->reg_mutex);
|
|
|
|
priv->mirror_rx = !!val->value.i;
|
|
|
|
ar8xxx_set_mirror_regs(priv);
|
|
|
|
mutex_unlock(&priv->reg_mutex);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_get_mirror_rx_enable(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
|
|
|
val->value.i = priv->mirror_rx;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_set_mirror_tx_enable(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
|
|
|
|
|
|
|
mutex_lock(&priv->reg_mutex);
|
|
|
|
priv->mirror_tx = !!val->value.i;
|
|
|
|
ar8xxx_set_mirror_regs(priv);
|
|
|
|
mutex_unlock(&priv->reg_mutex);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_get_mirror_tx_enable(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
|
|
|
val->value.i = priv->mirror_tx;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_set_mirror_monitor_port(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
mutex_lock(&priv->reg_mutex);
|
|
|
|
priv->monitor_port = val->value.i;
|
|
|
|
ar8xxx_set_mirror_regs(priv);
|
|
|
|
mutex_unlock(&priv->reg_mutex);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_get_mirror_monitor_port(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
|
|
|
val->value.i = priv->monitor_port;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_set_mirror_source_port(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2013-11-29 20:18:46 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
mutex_lock(&priv->reg_mutex);
|
|
|
|
priv->source_port = val->value.i;
|
|
|
|
ar8xxx_set_mirror_regs(priv);
|
|
|
|
mutex_unlock(&priv->reg_mutex);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
ar8xxx_sw_get_mirror_source_port(struct switch_dev *dev,
|
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
|
|
|
val->value.i = priv->source_port;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_set_port_reset_mib(struct switch_dev *dev,
|
2012-11-18 12:26:35 +00:00
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-11-18 12:26:35 +00:00
|
|
|
int port;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
port = val->port_vlan;
|
|
|
|
if (port >= dev->ports)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
mutex_lock(&priv->mib_lock);
|
2013-02-17 12:48:25 +00:00
|
|
|
ret = ar8xxx_mib_capture(priv);
|
2012-11-18 12:26:35 +00:00
|
|
|
if (ret)
|
|
|
|
goto unlock;
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_fetch_port_stat(priv, port, true);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
unlock:
|
|
|
|
mutex_unlock(&priv->mib_lock);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_sw_get_port_mib(struct switch_dev *dev,
|
2012-11-18 12:26:35 +00:00
|
|
|
const struct switch_attr *attr,
|
|
|
|
struct switch_val *val)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
|
2012-11-18 12:26:35 +00:00
|
|
|
const struct ar8xxx_chip *chip = priv->chip;
|
|
|
|
u64 *mib_stats;
|
|
|
|
int port;
|
|
|
|
int ret;
|
|
|
|
char *buf = priv->buf;
|
|
|
|
int i, len = 0;
|
|
|
|
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return -EOPNOTSUPP;
|
|
|
|
|
|
|
|
port = val->port_vlan;
|
|
|
|
if (port >= dev->ports)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
mutex_lock(&priv->mib_lock);
|
2013-02-17 12:48:25 +00:00
|
|
|
ret = ar8xxx_mib_capture(priv);
|
2012-11-18 12:26:35 +00:00
|
|
|
if (ret)
|
|
|
|
goto unlock;
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_fetch_port_stat(priv, port, false);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
len += snprintf(buf + len, sizeof(priv->buf) - len,
|
|
|
|
"Port %d MIB counters\n",
|
|
|
|
port);
|
|
|
|
|
|
|
|
mib_stats = &priv->mib_stats[port * chip->num_mibs];
|
|
|
|
for (i = 0; i < chip->num_mibs; i++)
|
|
|
|
len += snprintf(buf + len, sizeof(priv->buf) - len,
|
|
|
|
"%-12s: %llu\n",
|
|
|
|
chip->mib_decs[i].name,
|
|
|
|
mib_stats[i]);
|
|
|
|
|
|
|
|
val->value.s = buf;
|
|
|
|
val->len = len;
|
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
unlock:
|
|
|
|
mutex_unlock(&priv->mib_lock);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
static struct switch_attr ar8xxx_sw_attr_globals[] = {
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_vlan",
|
|
|
|
.description = "Enable VLAN mode",
|
2013-02-17 12:48:25 +00:00
|
|
|
.set = ar8xxx_sw_set_vlan,
|
|
|
|
.get = ar8xxx_sw_get_vlan,
|
2012-03-18 22:06:45 +00:00
|
|
|
.max = 1
|
|
|
|
},
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_NOVAL,
|
|
|
|
.name = "reset_mibs",
|
|
|
|
.description = "Reset all MIB counters",
|
2013-02-17 12:48:25 +00:00
|
|
|
.set = ar8xxx_sw_set_reset_mibs,
|
2012-11-18 12:26:35 +00:00
|
|
|
},
|
2013-05-24 13:10:22 +00:00
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_mirror_rx",
|
|
|
|
.description = "Enable mirroring of RX packets",
|
|
|
|
.set = ar8xxx_sw_set_mirror_rx_enable,
|
|
|
|
.get = ar8xxx_sw_get_mirror_rx_enable,
|
|
|
|
.max = 1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_mirror_tx",
|
|
|
|
.description = "Enable mirroring of TX packets",
|
|
|
|
.set = ar8xxx_sw_set_mirror_tx_enable,
|
|
|
|
.get = ar8xxx_sw_get_mirror_tx_enable,
|
|
|
|
.max = 1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "mirror_monitor_port",
|
|
|
|
.description = "Mirror monitor port",
|
|
|
|
.set = ar8xxx_sw_set_mirror_monitor_port,
|
|
|
|
.get = ar8xxx_sw_get_mirror_monitor_port,
|
2013-11-29 20:18:46 +00:00
|
|
|
.max = AR8216_NUM_PORTS - 1
|
2013-05-24 13:10:22 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "mirror_source_port",
|
|
|
|
.description = "Mirror source port",
|
|
|
|
.set = ar8xxx_sw_set_mirror_source_port,
|
|
|
|
.get = ar8xxx_sw_get_mirror_source_port,
|
|
|
|
.max = AR8216_NUM_PORTS - 1
|
|
|
|
},
|
|
|
|
};
|
2012-11-18 12:26:35 +00:00
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
static struct switch_attr ar8327_sw_attr_globals[] = {
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_vlan",
|
|
|
|
.description = "Enable VLAN mode",
|
|
|
|
.set = ar8xxx_sw_set_vlan,
|
|
|
|
.get = ar8xxx_sw_get_vlan,
|
|
|
|
.max = 1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_NOVAL,
|
|
|
|
.name = "reset_mibs",
|
|
|
|
.description = "Reset all MIB counters",
|
|
|
|
.set = ar8xxx_sw_set_reset_mibs,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_mirror_rx",
|
|
|
|
.description = "Enable mirroring of RX packets",
|
|
|
|
.set = ar8xxx_sw_set_mirror_rx_enable,
|
|
|
|
.get = ar8xxx_sw_get_mirror_rx_enable,
|
|
|
|
.max = 1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "enable_mirror_tx",
|
|
|
|
.description = "Enable mirroring of TX packets",
|
|
|
|
.set = ar8xxx_sw_set_mirror_tx_enable,
|
|
|
|
.get = ar8xxx_sw_get_mirror_tx_enable,
|
|
|
|
.max = 1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "mirror_monitor_port",
|
|
|
|
.description = "Mirror monitor port",
|
|
|
|
.set = ar8xxx_sw_set_mirror_monitor_port,
|
|
|
|
.get = ar8xxx_sw_get_mirror_monitor_port,
|
2013-11-29 20:18:46 +00:00
|
|
|
.max = AR8327_NUM_PORTS - 1
|
2013-05-24 13:10:22 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "mirror_source_port",
|
|
|
|
.description = "Mirror source port",
|
|
|
|
.set = ar8xxx_sw_set_mirror_source_port,
|
|
|
|
.get = ar8xxx_sw_get_mirror_source_port,
|
|
|
|
.max = AR8327_NUM_PORTS - 1
|
|
|
|
},
|
2012-03-18 22:06:45 +00:00
|
|
|
};
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
static struct switch_attr ar8xxx_sw_attr_port[] = {
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_NOVAL,
|
|
|
|
.name = "reset_mib",
|
|
|
|
.description = "Reset single port MIB counters",
|
2013-02-17 12:48:25 +00:00
|
|
|
.set = ar8xxx_sw_set_port_reset_mib,
|
2012-11-18 12:26:35 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_STRING,
|
|
|
|
.name = "mib",
|
|
|
|
.description = "Get port's MIB counters",
|
|
|
|
.set = NULL,
|
2013-02-17 12:48:25 +00:00
|
|
|
.get = ar8xxx_sw_get_port_mib,
|
2012-11-18 12:26:35 +00:00
|
|
|
},
|
2012-03-18 22:06:45 +00:00
|
|
|
};
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
static struct switch_attr ar8xxx_sw_attr_vlan[] = {
|
2012-03-18 22:06:45 +00:00
|
|
|
{
|
|
|
|
.type = SWITCH_TYPE_INT,
|
|
|
|
.name = "vid",
|
|
|
|
.description = "VLAN ID (0-4094)",
|
2013-02-17 12:48:25 +00:00
|
|
|
.set = ar8xxx_sw_set_vid,
|
|
|
|
.get = ar8xxx_sw_get_vid,
|
2012-03-18 22:06:45 +00:00
|
|
|
.max = 4094,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
static const struct switch_dev_ops ar8xxx_sw_ops = {
|
2010-08-04 00:43:40 +00:00
|
|
|
.attr_global = {
|
2013-02-17 12:48:25 +00:00
|
|
|
.attr = ar8xxx_sw_attr_globals,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8xxx_sw_attr_globals),
|
2010-08-04 00:43:40 +00:00
|
|
|
},
|
|
|
|
.attr_port = {
|
2013-02-17 12:48:25 +00:00
|
|
|
.attr = ar8xxx_sw_attr_port,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8xxx_sw_attr_port),
|
2010-08-04 00:43:40 +00:00
|
|
|
},
|
|
|
|
.attr_vlan = {
|
2013-02-17 12:48:25 +00:00
|
|
|
.attr = ar8xxx_sw_attr_vlan,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8xxx_sw_attr_vlan),
|
2010-08-04 00:43:40 +00:00
|
|
|
},
|
2013-02-17 12:48:25 +00:00
|
|
|
.get_port_pvid = ar8xxx_sw_get_pvid,
|
|
|
|
.set_port_pvid = ar8xxx_sw_set_pvid,
|
|
|
|
.get_vlan_ports = ar8xxx_sw_get_ports,
|
|
|
|
.set_vlan_ports = ar8xxx_sw_set_ports,
|
|
|
|
.apply_config = ar8xxx_sw_hw_apply,
|
|
|
|
.reset_switch = ar8xxx_sw_reset_switch,
|
|
|
|
.get_port_link = ar8xxx_sw_get_port_link,
|
2010-08-04 00:43:40 +00:00
|
|
|
};
|
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
static const struct switch_dev_ops ar8327_sw_ops = {
|
|
|
|
.attr_global = {
|
|
|
|
.attr = ar8327_sw_attr_globals,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8327_sw_attr_globals),
|
|
|
|
},
|
|
|
|
.attr_port = {
|
|
|
|
.attr = ar8xxx_sw_attr_port,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8xxx_sw_attr_port),
|
|
|
|
},
|
|
|
|
.attr_vlan = {
|
|
|
|
.attr = ar8xxx_sw_attr_vlan,
|
|
|
|
.n_attr = ARRAY_SIZE(ar8xxx_sw_attr_vlan),
|
|
|
|
},
|
|
|
|
.get_port_pvid = ar8xxx_sw_get_pvid,
|
|
|
|
.set_port_pvid = ar8xxx_sw_set_pvid,
|
|
|
|
.get_vlan_ports = ar8xxx_sw_get_ports,
|
|
|
|
.set_vlan_ports = ar8xxx_sw_set_ports,
|
|
|
|
.apply_config = ar8xxx_sw_hw_apply,
|
|
|
|
.reset_switch = ar8xxx_sw_reset_switch,
|
|
|
|
.get_port_link = ar8xxx_sw_get_port_link,
|
|
|
|
};
|
|
|
|
|
2012-03-18 22:06:05 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_id_chip(struct ar8xxx_priv *priv)
|
2012-03-18 22:06:05 +00:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
u16 id;
|
|
|
|
int i;
|
|
|
|
|
2013-02-08 09:13:14 +00:00
|
|
|
val = priv->read(priv, AR8216_REG_CTRL);
|
2012-03-18 22:06:05 +00:00
|
|
|
if (val == ~0)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
id = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
|
|
|
|
for (i = 0; i < AR8X16_PROBE_RETRIES; i++) {
|
|
|
|
u16 t;
|
|
|
|
|
2013-02-08 09:13:14 +00:00
|
|
|
val = priv->read(priv, AR8216_REG_CTRL);
|
2012-03-18 22:06:05 +00:00
|
|
|
if (val == ~0)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
t = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
|
|
|
|
if (t != id)
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2012-05-29 16:39:26 +00:00
|
|
|
priv->chip_ver = (id & AR8216_CTRL_VERSION) >> AR8216_CTRL_VERSION_S;
|
|
|
|
priv->chip_rev = (id & AR8216_CTRL_REVISION);
|
|
|
|
|
|
|
|
switch (priv->chip_ver) {
|
|
|
|
case AR8XXX_VER_AR8216:
|
2012-03-18 22:06:12 +00:00
|
|
|
priv->chip = &ar8216_chip;
|
2012-03-18 22:06:05 +00:00
|
|
|
break;
|
2012-05-29 16:39:26 +00:00
|
|
|
case AR8XXX_VER_AR8236:
|
2012-03-18 22:06:12 +00:00
|
|
|
priv->chip = &ar8236_chip;
|
2012-03-18 22:06:05 +00:00
|
|
|
break;
|
2012-05-29 16:39:26 +00:00
|
|
|
case AR8XXX_VER_AR8316:
|
2012-03-18 22:06:12 +00:00
|
|
|
priv->chip = &ar8316_chip;
|
2012-03-18 22:06:05 +00:00
|
|
|
break;
|
2012-05-29 16:39:26 +00:00
|
|
|
case AR8XXX_VER_AR8327:
|
2012-03-18 22:06:55 +00:00
|
|
|
priv->mii_lo_first = true;
|
|
|
|
priv->chip = &ar8327_chip;
|
|
|
|
break;
|
2013-11-29 20:18:48 +00:00
|
|
|
case AR8XXX_VER_AR8337:
|
|
|
|
priv->mii_lo_first = true;
|
|
|
|
priv->chip = &ar8327_chip;
|
|
|
|
break;
|
2012-03-18 22:06:05 +00:00
|
|
|
default:
|
2013-02-11 13:14:00 +00:00
|
|
|
pr_err("ar8216: Unknown Atheros device [ver=%d, rev=%d]\n",
|
|
|
|
priv->chip_ver, priv->chip_rev);
|
2012-03-18 22:06:05 +00:00
|
|
|
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
static void
|
|
|
|
ar8xxx_mib_work_func(struct work_struct *work)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv;
|
2012-11-18 12:26:35 +00:00
|
|
|
int err;
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
priv = container_of(work, struct ar8xxx_priv, mib_work.work);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
mutex_lock(&priv->mib_lock);
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
err = ar8xxx_mib_capture(priv);
|
2012-11-18 12:26:35 +00:00
|
|
|
if (err)
|
|
|
|
goto next_port;
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_mib_fetch_port_stat(priv, priv->mib_next_port, false);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
next_port:
|
|
|
|
priv->mib_next_port++;
|
2012-11-20 20:40:04 +00:00
|
|
|
if (priv->mib_next_port >= priv->dev.ports)
|
2012-11-18 12:26:35 +00:00
|
|
|
priv->mib_next_port = 0;
|
|
|
|
|
|
|
|
mutex_unlock(&priv->mib_lock);
|
|
|
|
schedule_delayed_work(&priv->mib_work,
|
|
|
|
msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8xxx_mib_init(struct ar8xxx_priv *priv)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
unsigned int len;
|
|
|
|
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
BUG_ON(!priv->chip->mib_decs || !priv->chip->num_mibs);
|
|
|
|
|
|
|
|
len = priv->dev.ports * priv->chip->num_mibs *
|
|
|
|
sizeof(*priv->mib_stats);
|
|
|
|
priv->mib_stats = kzalloc(len, GFP_KERNEL);
|
|
|
|
|
|
|
|
if (!priv->mib_stats)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8xxx_mib_start(struct ar8xxx_priv *priv)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return;
|
|
|
|
|
|
|
|
schedule_delayed_work(&priv->mib_work,
|
|
|
|
msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8xxx_mib_stop(struct ar8xxx_priv *priv)
|
2012-11-18 12:26:35 +00:00
|
|
|
{
|
|
|
|
if (!ar8xxx_has_mib_counters(priv))
|
|
|
|
return;
|
|
|
|
|
|
|
|
cancel_delayed_work(&priv->mib_work);
|
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static struct ar8xxx_priv *
|
2013-02-10 18:42:04 +00:00
|
|
|
ar8xxx_create(void)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv;
|
2013-02-10 18:42:04 +00:00
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
priv = kzalloc(sizeof(struct ar8xxx_priv), GFP_KERNEL);
|
2013-02-10 18:42:04 +00:00
|
|
|
if (priv == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
mutex_init(&priv->reg_mutex);
|
|
|
|
mutex_init(&priv->mib_lock);
|
|
|
|
INIT_DELAYED_WORK(&priv->mib_work, ar8xxx_mib_work_func);
|
|
|
|
|
|
|
|
return priv;
|
|
|
|
}
|
|
|
|
|
2013-02-10 18:42:05 +00:00
|
|
|
static void
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8xxx_free(struct ar8xxx_priv *priv)
|
2013-02-10 18:42:05 +00:00
|
|
|
{
|
2013-02-10 18:42:07 +00:00
|
|
|
kfree(priv->mib_stats);
|
2013-02-10 18:42:05 +00:00
|
|
|
kfree(priv);
|
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:23 +00:00
|
|
|
static struct ar8xxx_priv *
|
2013-02-10 18:42:04 +00:00
|
|
|
ar8xxx_create_mii(struct mii_bus *bus)
|
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv;
|
2013-02-10 18:42:04 +00:00
|
|
|
|
|
|
|
priv = ar8xxx_create();
|
|
|
|
if (priv) {
|
|
|
|
priv->mii_bus = bus;
|
2013-02-17 12:48:25 +00:00
|
|
|
priv->read = ar8xxx_mii_read;
|
|
|
|
priv->write = ar8xxx_mii_write;
|
2014-01-20 10:22:54 +00:00
|
|
|
priv->rmw = ar8xxx_mii_rmw;
|
2013-02-10 18:42:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return priv;
|
|
|
|
}
|
|
|
|
|
2013-02-10 19:02:01 +00:00
|
|
|
static int
|
2013-02-17 12:48:23 +00:00
|
|
|
ar8xxx_probe_switch(struct ar8xxx_priv *priv)
|
2013-02-10 19:02:01 +00:00
|
|
|
{
|
|
|
|
struct switch_dev *swdev;
|
|
|
|
int ret;
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
ret = ar8xxx_id_chip(priv);
|
2013-02-10 19:02:01 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
swdev = &priv->dev;
|
|
|
|
swdev->cpu_port = AR8216_PORT_CPU;
|
2013-02-17 12:48:25 +00:00
|
|
|
swdev->ops = &ar8xxx_sw_ops;
|
2013-02-10 19:02:01 +00:00
|
|
|
|
|
|
|
if (chip_is_ar8316(priv)) {
|
|
|
|
swdev->name = "Atheros AR8316";
|
|
|
|
swdev->vlans = AR8X16_MAX_VLANS;
|
|
|
|
swdev->ports = AR8216_NUM_PORTS;
|
|
|
|
} else if (chip_is_ar8236(priv)) {
|
|
|
|
swdev->name = "Atheros AR8236";
|
|
|
|
swdev->vlans = AR8216_NUM_VLANS;
|
|
|
|
swdev->ports = AR8216_NUM_PORTS;
|
|
|
|
} else if (chip_is_ar8327(priv)) {
|
|
|
|
swdev->name = "Atheros AR8327";
|
|
|
|
swdev->vlans = AR8X16_MAX_VLANS;
|
|
|
|
swdev->ports = AR8327_NUM_PORTS;
|
2013-05-24 13:10:22 +00:00
|
|
|
swdev->ops = &ar8327_sw_ops;
|
2013-11-29 20:18:48 +00:00
|
|
|
} else if (chip_is_ar8337(priv)) {
|
|
|
|
swdev->name = "Atheros AR8337";
|
|
|
|
swdev->vlans = AR8X16_MAX_VLANS;
|
|
|
|
swdev->ports = AR8327_NUM_PORTS;
|
|
|
|
swdev->ops = &ar8327_sw_ops;
|
2013-02-10 19:02:01 +00:00
|
|
|
} else {
|
|
|
|
swdev->name = "Atheros AR8216";
|
|
|
|
swdev->vlans = AR8216_NUM_VLANS;
|
|
|
|
swdev->ports = AR8216_NUM_PORTS;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = ar8xxx_mib_init(priv);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-15 16:06:25 +00:00
|
|
|
static int
|
|
|
|
ar8xxx_start(struct ar8xxx_priv *priv)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
priv->init = true;
|
|
|
|
|
|
|
|
ret = priv->chip->hw_init(priv);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = ar8xxx_sw_reset_switch(&priv->dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
priv->init = false;
|
|
|
|
|
|
|
|
ar8xxx_mib_start(priv);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_config_init(struct phy_device *phydev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = phydev->priv;
|
2013-02-11 13:25:43 +00:00
|
|
|
struct net_device *dev = phydev->attached_dev;
|
2009-04-29 13:02:41 +00:00
|
|
|
int ret;
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
if (WARN_ON(!priv))
|
|
|
|
return -ENODEV;
|
2010-04-05 23:03:16 +00:00
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8327(priv) || chip_is_ar8337(priv))
|
2013-03-15 16:06:28 +00:00
|
|
|
return 0;
|
|
|
|
|
2013-02-11 13:25:43 +00:00
|
|
|
priv->phy = phydev;
|
2010-04-05 23:03:16 +00:00
|
|
|
|
2013-02-11 13:25:43 +00:00
|
|
|
if (phydev->addr != 0) {
|
2012-05-29 16:39:24 +00:00
|
|
|
if (chip_is_ar8316(priv)) {
|
2011-04-28 21:27:37 +00:00
|
|
|
/* switch device has been initialized, reinit */
|
|
|
|
priv->dev.ports = (AR8216_NUM_PORTS - 1);
|
|
|
|
priv->initialized = false;
|
|
|
|
priv->port4_phy = true;
|
|
|
|
ar8316_hw_init(priv);
|
|
|
|
return 0;
|
2010-04-05 23:03:16 +00:00
|
|
|
}
|
2011-04-28 21:27:37 +00:00
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-03-15 16:06:25 +00:00
|
|
|
ret = ar8xxx_start(priv);
|
2012-03-08 10:21:08 +00:00
|
|
|
if (ret)
|
2013-02-14 14:01:24 +00:00
|
|
|
return ret;
|
2009-06-14 03:32:01 +00:00
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
/* VID fixup only needed on ar8216 */
|
2013-02-10 18:38:12 +00:00
|
|
|
if (chip_is_ar8216(priv)) {
|
2013-02-10 18:38:10 +00:00
|
|
|
dev->phy_ptr = priv;
|
2012-05-06 21:19:14 +00:00
|
|
|
dev->priv_flags |= IFF_NO_IP_ALIGN;
|
|
|
|
dev->eth_mangle_rx = ar8216_mangle_rx;
|
|
|
|
dev->eth_mangle_tx = ar8216_mangle_tx;
|
2010-04-05 23:03:16 +00:00
|
|
|
}
|
2009-06-14 03:32:01 +00:00
|
|
|
|
2012-03-08 10:21:08 +00:00
|
|
|
return 0;
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_read_status(struct phy_device *phydev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = phydev->priv;
|
2012-03-07 16:32:43 +00:00
|
|
|
struct switch_port_link link;
|
2010-04-05 23:03:16 +00:00
|
|
|
int ret;
|
2012-03-08 10:21:14 +00:00
|
|
|
|
|
|
|
if (phydev->addr != 0)
|
2010-04-05 23:03:16 +00:00
|
|
|
return genphy_read_status(phydev);
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2012-03-07 16:32:43 +00:00
|
|
|
ar8216_read_port_link(priv, phydev->addr, &link);
|
|
|
|
phydev->link = !!link.link;
|
|
|
|
if (!phydev->link)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (link.speed) {
|
|
|
|
case SWITCH_PORT_SPEED_10:
|
2012-03-08 10:21:14 +00:00
|
|
|
phydev->speed = SPEED_10;
|
2012-03-07 16:32:43 +00:00
|
|
|
break;
|
|
|
|
case SWITCH_PORT_SPEED_100:
|
2012-03-08 10:21:14 +00:00
|
|
|
phydev->speed = SPEED_100;
|
2012-03-07 16:32:43 +00:00
|
|
|
break;
|
|
|
|
case SWITCH_PORT_SPEED_1000:
|
2012-03-08 10:21:14 +00:00
|
|
|
phydev->speed = SPEED_1000;
|
2012-03-07 16:32:43 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
phydev->speed = 0;
|
|
|
|
}
|
|
|
|
phydev->duplex = link.duplex ? DUPLEX_FULL : DUPLEX_HALF;
|
2009-04-29 13:02:41 +00:00
|
|
|
|
|
|
|
/* flush the address translation unit */
|
2010-04-05 23:03:16 +00:00
|
|
|
mutex_lock(&priv->reg_mutex);
|
2012-03-18 22:06:23 +00:00
|
|
|
ret = priv->chip->atu_flush(priv);
|
2010-04-05 23:03:16 +00:00
|
|
|
mutex_unlock(&priv->reg_mutex);
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2010-03-09 14:35:41 +00:00
|
|
|
phydev->state = PHY_RUNNING;
|
|
|
|
netif_carrier_on(phydev->attached_dev);
|
|
|
|
phydev->adjust_link(phydev->attached_dev);
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
return ret;
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_config_aneg(struct phy_device *phydev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2010-04-05 23:03:16 +00:00
|
|
|
if (phydev->addr == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return genphy_config_aneg(phydev);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2013-02-10 13:05:14 +00:00
|
|
|
static const u32 ar8xxx_phy_ids[] = {
|
|
|
|
0x004dd033,
|
2013-11-29 20:18:48 +00:00
|
|
|
0x004dd034, /* AR8327 */
|
|
|
|
0x004dd036, /* AR8337 */
|
2013-02-10 13:05:14 +00:00
|
|
|
0x004dd041,
|
|
|
|
0x004dd042,
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool
|
|
|
|
ar8xxx_phy_match(u32 phy_id)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(ar8xxx_phy_ids); i++)
|
|
|
|
if (phy_id == ar8xxx_phy_ids[i])
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool
|
|
|
|
ar8xxx_is_possible(struct mii_bus *bus)
|
|
|
|
{
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
u32 phy_id;
|
|
|
|
|
|
|
|
phy_id = mdiobus_read(bus, i, MII_PHYSID1) << 16;
|
|
|
|
phy_id |= mdiobus_read(bus, i, MII_PHYSID2);
|
|
|
|
if (!ar8xxx_phy_match(phy_id)) {
|
|
|
|
pr_debug("ar8xxx: unknown PHY at %s:%02x id:%08x\n",
|
|
|
|
dev_name(&bus->dev), i, phy_id);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
static int
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_probe(struct phy_device *phydev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv;
|
2013-02-14 14:01:24 +00:00
|
|
|
struct switch_dev *swdev;
|
2012-11-18 12:26:34 +00:00
|
|
|
int ret;
|
|
|
|
|
2013-02-10 13:05:12 +00:00
|
|
|
/* skip PHYs at unused adresses */
|
2013-02-11 13:25:43 +00:00
|
|
|
if (phydev->addr != 0 && phydev->addr != 4)
|
2013-02-10 13:05:12 +00:00
|
|
|
return -ENODEV;
|
|
|
|
|
2013-02-11 13:25:43 +00:00
|
|
|
if (!ar8xxx_is_possible(phydev->bus))
|
2013-02-10 13:05:14 +00:00
|
|
|
return -ENODEV;
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
mutex_lock(&ar8xxx_dev_list_lock);
|
|
|
|
list_for_each_entry(priv, &ar8xxx_dev_list, list)
|
|
|
|
if (priv->mii_bus == phydev->bus)
|
|
|
|
goto found;
|
2012-11-18 12:26:34 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
priv = ar8xxx_create_mii(phydev->bus);
|
|
|
|
if (priv == NULL) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto unlock;
|
|
|
|
}
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2013-02-10 19:02:01 +00:00
|
|
|
ret = ar8xxx_probe_switch(priv);
|
2013-02-11 10:05:35 +00:00
|
|
|
if (ret)
|
2013-02-11 16:11:30 +00:00
|
|
|
goto free_priv;
|
2012-11-18 12:26:34 +00:00
|
|
|
|
2013-02-14 14:01:24 +00:00
|
|
|
swdev = &priv->dev;
|
|
|
|
swdev->alias = dev_name(&priv->mii_bus->dev);
|
|
|
|
ret = register_switch(swdev, NULL);
|
|
|
|
if (ret)
|
|
|
|
goto free_priv;
|
|
|
|
|
2013-05-30 16:25:14 +00:00
|
|
|
pr_info("%s: %s rev. %u switch registered on %s\n",
|
|
|
|
swdev->devname, swdev->name, priv->chip_rev,
|
|
|
|
dev_name(&priv->mii_bus->dev));
|
2013-02-14 14:01:24 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
found:
|
2013-03-15 16:06:28 +00:00
|
|
|
priv->use_count++;
|
|
|
|
|
2013-02-11 13:25:43 +00:00
|
|
|
if (phydev->addr == 0) {
|
2013-02-11 10:05:35 +00:00
|
|
|
if (ar8xxx_has_gige(priv)) {
|
2013-02-11 13:25:43 +00:00
|
|
|
phydev->supported = SUPPORTED_1000baseT_Full;
|
|
|
|
phydev->advertising = ADVERTISED_1000baseT_Full;
|
2013-02-11 10:05:35 +00:00
|
|
|
} else {
|
2013-02-11 13:25:43 +00:00
|
|
|
phydev->supported = SUPPORTED_100baseT_Full;
|
|
|
|
phydev->advertising = ADVERTISED_100baseT_Full;
|
2013-02-11 10:05:35 +00:00
|
|
|
}
|
2013-03-15 16:06:28 +00:00
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
if (chip_is_ar8327(priv) || chip_is_ar8337(priv)) {
|
2013-03-15 16:06:28 +00:00
|
|
|
priv->phy = phydev;
|
|
|
|
|
|
|
|
ret = ar8xxx_start(priv);
|
|
|
|
if (ret)
|
|
|
|
goto err_unregister_switch;
|
|
|
|
}
|
2013-02-11 10:05:35 +00:00
|
|
|
} else {
|
|
|
|
if (ar8xxx_has_gige(priv)) {
|
2013-02-11 13:25:43 +00:00
|
|
|
phydev->supported |= SUPPORTED_1000baseT_Full;
|
|
|
|
phydev->advertising |= ADVERTISED_1000baseT_Full;
|
2013-02-11 10:05:35 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
phydev->priv = priv;
|
2013-02-11 10:05:35 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
list_add(&priv->list, &ar8xxx_dev_list);
|
|
|
|
|
|
|
|
mutex_unlock(&ar8xxx_dev_list_lock);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
2013-03-15 16:06:28 +00:00
|
|
|
err_unregister_switch:
|
|
|
|
if (--priv->use_count)
|
|
|
|
goto unlock;
|
|
|
|
|
|
|
|
unregister_switch(&priv->dev);
|
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
free_priv:
|
2013-02-11 10:05:35 +00:00
|
|
|
ar8xxx_free(priv);
|
2013-02-11 16:11:30 +00:00
|
|
|
unlock:
|
|
|
|
mutex_unlock(&ar8xxx_dev_list_lock);
|
2012-11-18 12:26:34 +00:00
|
|
|
return ret;
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_detach(struct phy_device *phydev)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-11 13:25:43 +00:00
|
|
|
struct net_device *dev = phydev->attached_dev;
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2013-02-07 15:18:32 +00:00
|
|
|
if (!dev)
|
2009-04-29 13:02:41 +00:00
|
|
|
return;
|
|
|
|
|
2013-02-07 15:18:32 +00:00
|
|
|
dev->phy_ptr = NULL;
|
2012-05-06 21:19:14 +00:00
|
|
|
dev->priv_flags &= ~IFF_NO_IP_ALIGN;
|
|
|
|
dev->eth_mangle_rx = NULL;
|
|
|
|
dev->eth_mangle_tx = NULL;
|
2013-02-07 15:18:32 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_phy_remove(struct phy_device *phydev)
|
2013-02-07 15:18:32 +00:00
|
|
|
{
|
2013-02-17 12:48:23 +00:00
|
|
|
struct ar8xxx_priv *priv = phydev->priv;
|
2013-02-07 15:18:32 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
if (WARN_ON(!priv))
|
2013-02-07 15:18:32 +00:00
|
|
|
return;
|
|
|
|
|
2013-02-11 13:25:43 +00:00
|
|
|
phydev->priv = NULL;
|
2013-02-11 16:11:30 +00:00
|
|
|
if (--priv->use_count > 0)
|
|
|
|
return;
|
2012-05-06 21:19:14 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
mutex_lock(&ar8xxx_dev_list_lock);
|
|
|
|
list_del(&priv->list);
|
|
|
|
mutex_unlock(&ar8xxx_dev_list_lock);
|
2012-11-18 12:26:35 +00:00
|
|
|
|
2013-02-11 16:11:30 +00:00
|
|
|
unregister_switch(&priv->dev);
|
2013-02-10 18:42:08 +00:00
|
|
|
ar8xxx_mib_stop(priv);
|
2013-02-10 18:42:05 +00:00
|
|
|
ar8xxx_free(priv);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
static struct phy_driver ar8xxx_phy_driver = {
|
2010-04-05 23:03:16 +00:00
|
|
|
.phy_id = 0x004d0000,
|
2012-03-07 16:32:28 +00:00
|
|
|
.name = "Atheros AR8216/AR8236/AR8316",
|
2010-04-05 23:03:16 +00:00
|
|
|
.phy_id_mask = 0xffff0000,
|
2009-04-29 13:02:41 +00:00
|
|
|
.features = PHY_BASIC_FEATURES,
|
2013-02-17 12:48:25 +00:00
|
|
|
.probe = ar8xxx_phy_probe,
|
|
|
|
.remove = ar8xxx_phy_remove,
|
|
|
|
.detach = ar8xxx_phy_detach,
|
|
|
|
.config_init = ar8xxx_phy_config_init,
|
|
|
|
.config_aneg = ar8xxx_phy_config_aneg,
|
|
|
|
.read_status = ar8xxx_phy_read_status,
|
2009-04-29 13:02:41 +00:00
|
|
|
.driver = { .owner = THIS_MODULE },
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_init(void)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:25 +00:00
|
|
|
return phy_driver_register(&ar8xxx_phy_driver);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void __exit
|
2013-02-17 12:48:25 +00:00
|
|
|
ar8xxx_exit(void)
|
2009-04-29 13:02:41 +00:00
|
|
|
{
|
2013-02-17 12:48:25 +00:00
|
|
|
phy_driver_unregister(&ar8xxx_phy_driver);
|
2009-04-29 13:02:41 +00:00
|
|
|
}
|
|
|
|
|
2013-02-17 12:48:25 +00:00
|
|
|
module_init(ar8xxx_init);
|
|
|
|
module_exit(ar8xxx_exit);
|
2009-04-29 13:02:41 +00:00
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|