mirror of https://github.com/hak5/openwrt.git
lantiq: copy target to kernel 4.19
This just copies the files from the kernel 4.14 specific folders into the kernel 4.19 specific folder, no changes are done to the files in this commit. Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>master
parent
bf21b6e44d
commit
eee1b34ce6
|
@ -0,0 +1,26 @@
|
||||||
|
CONFIG_ADM6996_PHY=y
|
||||||
|
CONFIG_CPU_MIPS32_R1=y
|
||||||
|
# CONFIG_CPU_MIPS32_R2 is not set
|
||||||
|
CONFIG_CPU_MIPSR1=y
|
||||||
|
CONFIG_CRC16=y
|
||||||
|
CONFIG_CRYPTO_ACOMP2=y
|
||||||
|
CONFIG_CRYPTO_DEFLATE=y
|
||||||
|
CONFIG_FIRMWARE_IN_KERNEL=y
|
||||||
|
CONFIG_FIRMWARE_MEMMAP=y
|
||||||
|
CONFIG_GPIO_GENERIC=y
|
||||||
|
CONFIG_GPIO_GENERIC_PLATFORM=y
|
||||||
|
# CONFIG_ISDN is not set
|
||||||
|
# CONFIG_LBDAF is not set
|
||||||
|
CONFIG_LEDS_TRIGGER_HEARTBEAT=y
|
||||||
|
CONFIG_MIPS_FPU_EMULATOR=y
|
||||||
|
CONFIG_NLS=y
|
||||||
|
# CONFIG_PSB6970_PHY is not set
|
||||||
|
# CONFIG_RTL8366_SMI is not set
|
||||||
|
CONFIG_SOC_AMAZON_SE=y
|
||||||
|
# CONFIG_SOC_XWAY is not set
|
||||||
|
CONFIG_USB=y
|
||||||
|
CONFIG_USB_COMMON=y
|
||||||
|
# CONFIG_USB_EHCI_HCD is not set
|
||||||
|
CONFIG_USB_SUPPORT=y
|
||||||
|
CONFIG_ZLIB_DEFLATE=y
|
||||||
|
CONFIG_ZLIB_INFLATE=y
|
|
@ -0,0 +1,227 @@
|
||||||
|
CONFIG_ARCH_BINFMT_ELF_STATE=y
|
||||||
|
CONFIG_ARCH_CLOCKSOURCE_DATA=y
|
||||||
|
CONFIG_ARCH_DISCARD_MEMBLOCK=y
|
||||||
|
CONFIG_ARCH_HAS_ELF_RANDOMIZE=y
|
||||||
|
# CONFIG_ARCH_HAS_GCOV_PROFILE_ALL is not set
|
||||||
|
CONFIG_ARCH_HAS_RESET_CONTROLLER=y
|
||||||
|
# CONFIG_ARCH_HAS_SG_CHAIN is not set
|
||||||
|
# CONFIG_ARCH_HAS_STRICT_KERNEL_RWX is not set
|
||||||
|
# CONFIG_ARCH_HAS_STRICT_MODULE_RWX is not set
|
||||||
|
CONFIG_ARCH_HIBERNATION_POSSIBLE=y
|
||||||
|
CONFIG_ARCH_MIGHT_HAVE_PC_PARPORT=y
|
||||||
|
CONFIG_ARCH_MIGHT_HAVE_PC_SERIO=y
|
||||||
|
CONFIG_ARCH_MMAP_RND_BITS_MAX=15
|
||||||
|
CONFIG_ARCH_MMAP_RND_COMPAT_BITS_MAX=15
|
||||||
|
# CONFIG_ARCH_OPTIONAL_KERNEL_RWX is not set
|
||||||
|
# CONFIG_ARCH_OPTIONAL_KERNEL_RWX_DEFAULT is not set
|
||||||
|
CONFIG_ARCH_SUPPORTS_UPROBES=y
|
||||||
|
CONFIG_ARCH_SUSPEND_POSSIBLE=y
|
||||||
|
CONFIG_ARCH_USE_BUILTIN_BSWAP=y
|
||||||
|
CONFIG_ARCH_USE_QUEUED_RWLOCKS=y
|
||||||
|
CONFIG_ARCH_USE_QUEUED_SPINLOCKS=y
|
||||||
|
CONFIG_ARCH_WANT_IPC_PARSE_VERSION=y
|
||||||
|
CONFIG_CEVT_R4K=y
|
||||||
|
CONFIG_CLKDEV_LOOKUP=y
|
||||||
|
CONFIG_CLONE_BACKWARDS=y
|
||||||
|
CONFIG_CPU_BIG_ENDIAN=y
|
||||||
|
CONFIG_CPU_GENERIC_DUMP_TLB=y
|
||||||
|
CONFIG_CPU_HAS_PREFETCH=y
|
||||||
|
CONFIG_CPU_HAS_RIXI=y
|
||||||
|
CONFIG_CPU_HAS_SYNC=y
|
||||||
|
CONFIG_CPU_MIPS32=y
|
||||||
|
# CONFIG_CPU_MIPS32_R1 is not set
|
||||||
|
CONFIG_CPU_MIPS32_R2=y
|
||||||
|
CONFIG_CPU_MIPSR2=y
|
||||||
|
CONFIG_CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS=y
|
||||||
|
CONFIG_CPU_R4K_CACHE_TLB=y
|
||||||
|
CONFIG_CPU_R4K_FPU=y
|
||||||
|
CONFIG_CPU_SUPPORTS_32BIT_KERNEL=y
|
||||||
|
CONFIG_CPU_SUPPORTS_HIGHMEM=y
|
||||||
|
CONFIG_CPU_SUPPORTS_MSA=y
|
||||||
|
CONFIG_CRYPTO_HASH=y
|
||||||
|
CONFIG_CRYPTO_HASH2=y
|
||||||
|
CONFIG_CRYPTO_RNG2=y
|
||||||
|
CONFIG_CRYPTO_WORKQUEUE=y
|
||||||
|
CONFIG_CSRC_R4K=y
|
||||||
|
CONFIG_DMA_NONCOHERENT=y
|
||||||
|
CONFIG_DTC=y
|
||||||
|
# CONFIG_DT_EASY50712 is not set
|
||||||
|
CONFIG_EARLY_PRINTK=y
|
||||||
|
CONFIG_ETHERNET_PACKET_MANGLE=y
|
||||||
|
CONFIG_FIXED_PHY=y
|
||||||
|
CONFIG_GENERIC_ATOMIC64=y
|
||||||
|
CONFIG_GENERIC_CLOCKEVENTS=y
|
||||||
|
CONFIG_GENERIC_CMOS_UPDATE=y
|
||||||
|
CONFIG_GENERIC_CPU_AUTOPROBE=y
|
||||||
|
CONFIG_GENERIC_IO=y
|
||||||
|
CONFIG_GENERIC_IRQ_CHIP=y
|
||||||
|
CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK=y
|
||||||
|
CONFIG_GENERIC_IRQ_IPI=y
|
||||||
|
CONFIG_GENERIC_IRQ_SHOW=y
|
||||||
|
CONFIG_GENERIC_PCI_IOMAP=y
|
||||||
|
CONFIG_GENERIC_PHY=y
|
||||||
|
CONFIG_GENERIC_SCHED_CLOCK=y
|
||||||
|
CONFIG_GENERIC_SMP_IDLE_THREAD=y
|
||||||
|
CONFIG_GENERIC_TIME_VSYSCALL=y
|
||||||
|
CONFIG_GPIOLIB=y
|
||||||
|
CONFIG_GPIO_MM_LANTIQ=y
|
||||||
|
CONFIG_GPIO_STP_XWAY=y
|
||||||
|
CONFIG_GPIO_SYSFS=y
|
||||||
|
# CONFIG_GRO_CELLS is not set
|
||||||
|
CONFIG_HANDLE_DOMAIN_IRQ=y
|
||||||
|
CONFIG_HARDWARE_WATCHPOINTS=y
|
||||||
|
CONFIG_HAS_DMA=y
|
||||||
|
CONFIG_HAS_IOMEM=y
|
||||||
|
CONFIG_HAS_IOPORT_MAP=y
|
||||||
|
# CONFIG_HAVE_64BIT_ALIGNED_ACCESS is not set
|
||||||
|
# CONFIG_HAVE_ARCH_BITREVERSE is not set
|
||||||
|
CONFIG_HAVE_ARCH_COMPILER_H=y
|
||||||
|
CONFIG_HAVE_ARCH_JUMP_LABEL=y
|
||||||
|
CONFIG_HAVE_ARCH_KGDB=y
|
||||||
|
CONFIG_HAVE_ARCH_SECCOMP_FILTER=y
|
||||||
|
CONFIG_HAVE_ARCH_TRACEHOOK=y
|
||||||
|
# CONFIG_HAVE_BOOTMEM_INFO_NODE is not set
|
||||||
|
CONFIG_HAVE_CBPF_JIT=y
|
||||||
|
CONFIG_HAVE_CC_STACKPROTECTOR=y
|
||||||
|
CONFIG_HAVE_CLK=y
|
||||||
|
CONFIG_HAVE_CONTEXT_TRACKING=y
|
||||||
|
CONFIG_HAVE_COPY_THREAD_TLS=y
|
||||||
|
CONFIG_HAVE_C_RECORDMCOUNT=y
|
||||||
|
CONFIG_HAVE_DEBUG_KMEMLEAK=y
|
||||||
|
CONFIG_HAVE_DEBUG_STACKOVERFLOW=y
|
||||||
|
CONFIG_HAVE_DMA_API_DEBUG=y
|
||||||
|
CONFIG_HAVE_DMA_CONTIGUOUS=y
|
||||||
|
CONFIG_HAVE_DYNAMIC_FTRACE=y
|
||||||
|
CONFIG_HAVE_FTRACE_MCOUNT_RECORD=y
|
||||||
|
CONFIG_HAVE_FUNCTION_GRAPH_TRACER=y
|
||||||
|
CONFIG_HAVE_FUNCTION_TRACER=y
|
||||||
|
CONFIG_HAVE_GENERIC_DMA_COHERENT=y
|
||||||
|
CONFIG_HAVE_IDE=y
|
||||||
|
CONFIG_HAVE_IRQ_EXIT_ON_IRQ_STACK=y
|
||||||
|
CONFIG_HAVE_IRQ_TIME_ACCOUNTING=y
|
||||||
|
CONFIG_HAVE_KVM=y
|
||||||
|
CONFIG_HAVE_LATENCYTOP_SUPPORT=y
|
||||||
|
CONFIG_HAVE_MEMBLOCK=y
|
||||||
|
CONFIG_HAVE_MEMBLOCK_NODE_MAP=y
|
||||||
|
CONFIG_HAVE_MOD_ARCH_SPECIFIC=y
|
||||||
|
CONFIG_HAVE_NET_DSA=y
|
||||||
|
CONFIG_HAVE_OPROFILE=y
|
||||||
|
CONFIG_HAVE_PERF_EVENTS=y
|
||||||
|
CONFIG_HAVE_REGS_AND_STACK_ACCESS_API=y
|
||||||
|
CONFIG_HAVE_SYSCALL_TRACEPOINTS=y
|
||||||
|
CONFIG_HAVE_VIRT_CPU_ACCOUNTING_GEN=y
|
||||||
|
CONFIG_HW_HAS_PCI=y
|
||||||
|
CONFIG_HW_RANDOM=y
|
||||||
|
CONFIG_HZ=250
|
||||||
|
# CONFIG_HZ_100 is not set
|
||||||
|
CONFIG_HZ_250=y
|
||||||
|
CONFIG_HZ_PERIODIC=y
|
||||||
|
CONFIG_INITRAMFS_SOURCE=""
|
||||||
|
CONFIG_IRQCHIP=y
|
||||||
|
CONFIG_IRQ_DOMAIN=y
|
||||||
|
CONFIG_IRQ_DOMAIN_HIERARCHY=y
|
||||||
|
CONFIG_IRQ_FORCED_THREADING=y
|
||||||
|
CONFIG_IRQ_MIPS_CPU=y
|
||||||
|
CONFIG_IRQ_WORK=y
|
||||||
|
CONFIG_LANTIQ=y
|
||||||
|
CONFIG_LANTIQ_DT_NONE=y
|
||||||
|
CONFIG_LANTIQ_ETOP=y
|
||||||
|
CONFIG_LANTIQ_WDT=y
|
||||||
|
# CONFIG_LANTIQ_XRX200 is not set
|
||||||
|
CONFIG_LEDS_GPIO=y
|
||||||
|
CONFIG_LIBFDT=y
|
||||||
|
CONFIG_MDIO_BUS=y
|
||||||
|
CONFIG_MDIO_DEVICE=y
|
||||||
|
CONFIG_MFD_CORE=y
|
||||||
|
CONFIG_MFD_SYSCON=y
|
||||||
|
CONFIG_MIGRATION=y
|
||||||
|
CONFIG_MIPS=y
|
||||||
|
CONFIG_MIPS_ASID_BITS=8
|
||||||
|
CONFIG_MIPS_ASID_SHIFT=0
|
||||||
|
CONFIG_MIPS_CLOCK_VSYSCALL=y
|
||||||
|
# CONFIG_MIPS_CMDLINE_DTB_EXTEND is not set
|
||||||
|
# CONFIG_MIPS_CMDLINE_FROM_BOOTLOADER is not set
|
||||||
|
CONFIG_MIPS_CMDLINE_FROM_DTB=y
|
||||||
|
# CONFIG_MIPS_ELF_APPENDED_DTB is not set
|
||||||
|
# CONFIG_MIPS_HUGE_TLB_SUPPORT is not set
|
||||||
|
CONFIG_MIPS_L1_CACHE_SHIFT=5
|
||||||
|
# CONFIG_MIPS_MACHINE is not set
|
||||||
|
# CONFIG_MIPS_MT_SMP is not set
|
||||||
|
# CONFIG_MIPS_NO_APPENDED_DTB is not set
|
||||||
|
CONFIG_MIPS_RAW_APPENDED_DTB=y
|
||||||
|
CONFIG_MIPS_SPRAM=y
|
||||||
|
# CONFIG_MIPS_VPE_LOADER is not set
|
||||||
|
CONFIG_MODULES_USE_ELF_REL=y
|
||||||
|
CONFIG_MTD_CFI_ADV_OPTIONS=y
|
||||||
|
CONFIG_MTD_CFI_GEOMETRY=y
|
||||||
|
CONFIG_MTD_CMDLINE_PARTS=y
|
||||||
|
CONFIG_MTD_JEDECPROBE=y
|
||||||
|
CONFIG_MTD_LANTIQ=y
|
||||||
|
CONFIG_MTD_M25P80=y
|
||||||
|
CONFIG_MTD_SPI_NOR=y
|
||||||
|
CONFIG_MTD_SPLIT_BRNIMAGE_FW=y
|
||||||
|
CONFIG_MTD_SPLIT_EVA_FW=y
|
||||||
|
CONFIG_MTD_SPLIT_FIRMWARE=y
|
||||||
|
CONFIG_MTD_SPLIT_TPLINK_FW=y
|
||||||
|
CONFIG_MTD_SPLIT_UIMAGE_FW=y
|
||||||
|
CONFIG_NEED_DMA_MAP_STATE=y
|
||||||
|
CONFIG_NEED_PER_CPU_KM=y
|
||||||
|
CONFIG_NO_GENERIC_PCI_IOPORT_MAP=y
|
||||||
|
# CONFIG_NO_IOPORT_MAP is not set
|
||||||
|
CONFIG_OF=y
|
||||||
|
CONFIG_OF_ADDRESS=y
|
||||||
|
CONFIG_OF_EARLY_FLATTREE=y
|
||||||
|
CONFIG_OF_FLATTREE=y
|
||||||
|
CONFIG_OF_GPIO=y
|
||||||
|
CONFIG_OF_IRQ=y
|
||||||
|
CONFIG_OF_MDIO=y
|
||||||
|
CONFIG_OF_NET=y
|
||||||
|
CONFIG_PCI_DRIVERS_LEGACY=y
|
||||||
|
CONFIG_PERF_USE_VMALLOC=y
|
||||||
|
CONFIG_PGTABLE_LEVELS=2
|
||||||
|
CONFIG_PHYLIB=y
|
||||||
|
CONFIG_PHY_LANTIQ_RCU_USB2=y
|
||||||
|
CONFIG_PINCTRL=y
|
||||||
|
CONFIG_PINCTRL_LANTIQ=y
|
||||||
|
# CONFIG_PINCTRL_SINGLE is not set
|
||||||
|
CONFIG_PINCTRL_XWAY=y
|
||||||
|
CONFIG_POWER_RESET=y
|
||||||
|
CONFIG_POWER_RESET_SYSCON=y
|
||||||
|
CONFIG_PSB6970_PHY=y
|
||||||
|
# CONFIG_RCU_NEED_SEGCBLIST is not set
|
||||||
|
# CONFIG_RCU_STALL_COMMON is not set
|
||||||
|
CONFIG_REGMAP=y
|
||||||
|
CONFIG_REGMAP_MMIO=y
|
||||||
|
CONFIG_RESET_CONTROLLER=y
|
||||||
|
CONFIG_RESET_LANTIQ=y
|
||||||
|
CONFIG_RTL8366RB_PHY=y
|
||||||
|
CONFIG_RTL8366_SMI=y
|
||||||
|
# CONFIG_SCHED_INFO is not set
|
||||||
|
# CONFIG_SCSI_DMA is not set
|
||||||
|
# CONFIG_SENSORS_LTQ_CPUTEMP is not set
|
||||||
|
# CONFIG_SERIAL_8250 is not set
|
||||||
|
CONFIG_SERIAL_LANTIQ=y
|
||||||
|
# CONFIG_SOC_AMAZON_SE is not set
|
||||||
|
# CONFIG_SOC_FALCON is not set
|
||||||
|
CONFIG_SOC_TYPE_XWAY=y
|
||||||
|
CONFIG_SOC_XWAY=y
|
||||||
|
CONFIG_SPI=y
|
||||||
|
CONFIG_SPI_LANTIQ_SSC=y
|
||||||
|
CONFIG_SPI_MASTER=y
|
||||||
|
CONFIG_SRCU=y
|
||||||
|
CONFIG_SWAP_IO_SPACE=y
|
||||||
|
CONFIG_SWCONFIG=y
|
||||||
|
CONFIG_SWPHY=y
|
||||||
|
CONFIG_SYSCTL_EXCEPTION_TRACE=y
|
||||||
|
CONFIG_SYS_HAS_CPU_MIPS32_R1=y
|
||||||
|
CONFIG_SYS_HAS_CPU_MIPS32_R2=y
|
||||||
|
CONFIG_SYS_HAS_EARLY_PRINTK=y
|
||||||
|
CONFIG_SYS_SUPPORTS_32BIT_KERNEL=y
|
||||||
|
CONFIG_SYS_SUPPORTS_ARBIT_HZ=y
|
||||||
|
CONFIG_SYS_SUPPORTS_BIG_ENDIAN=y
|
||||||
|
CONFIG_SYS_SUPPORTS_MIPS16=y
|
||||||
|
CONFIG_SYS_SUPPORTS_MULTITHREADING=y
|
||||||
|
CONFIG_TICK_CPU_ACCOUNTING=y
|
||||||
|
CONFIG_TINY_SRCU=y
|
||||||
|
CONFIG_USE_OF=y
|
||||||
|
# CONFIG_XRX200_PHY_FW is not set
|
|
@ -0,0 +1,12 @@
|
||||||
|
# CONFIG_MFD_CORE is not set
|
||||||
|
CONFIG_MTD_NAND=y
|
||||||
|
CONFIG_MTD_NAND_ECC=y
|
||||||
|
CONFIG_MTD_SPLIT_FIRMWARE_NAME="linux"
|
||||||
|
CONFIG_PINCTRL_FALCON=y
|
||||||
|
# CONFIG_PSB6970_PHY is not set
|
||||||
|
# CONFIG_RESET_LANTIQ is not set
|
||||||
|
# CONFIG_RTL8366_SMI is not set
|
||||||
|
CONFIG_SOC_FALCON=y
|
||||||
|
# CONFIG_SOC_TYPE_XWAY is not set
|
||||||
|
# CONFIG_SOC_XWAY is not set
|
||||||
|
CONFIG_SPI_FALCON=y
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,47 @@
|
||||||
|
From 5b9b2b5284f81941972105b13337c58489ea8fca Mon Sep 17 00:00:00 2001
|
||||||
|
From: Mathias Kresin <dev@kresin.me>
|
||||||
|
Date: Thu, 28 Jun 2018 21:57:40 +0200
|
||||||
|
Subject: [PATCH] gpio: stp-xway: Implement get callback
|
||||||
|
|
||||||
|
Add an implementation to get the current GPIO state.
|
||||||
|
|
||||||
|
The callback is used by the leds-gpio driver for example, in case the
|
||||||
|
current LED/GPIO state should be kept during driver load.
|
||||||
|
|
||||||
|
Signed-off-by: Mathias Kresin <dev@kresin.me>
|
||||||
|
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
|
||||||
|
---
|
||||||
|
drivers/gpio/gpio-stp-xway.c | 15 +++++++++++++++
|
||||||
|
1 file changed, 15 insertions(+)
|
||||||
|
|
||||||
|
--- a/drivers/gpio/gpio-stp-xway.c
|
||||||
|
+++ b/drivers/gpio/gpio-stp-xway.c
|
||||||
|
@@ -91,6 +91,20 @@ struct xway_stp {
|
||||||
|
};
|
||||||
|
|
||||||
|
/**
|
||||||
|
+ * xway_stp_get() - gpio_chip->get - get gpios.
|
||||||
|
+ * @gc: Pointer to gpio_chip device structure.
|
||||||
|
+ * @gpio: GPIO signal number.
|
||||||
|
+ *
|
||||||
|
+ * Gets the shadow value.
|
||||||
|
+ */
|
||||||
|
+static int xway_stp_get(struct gpio_chip *gc, unsigned int gpio)
|
||||||
|
+{
|
||||||
|
+ struct xway_stp *chip = gpiochip_get_data(gc);
|
||||||
|
+
|
||||||
|
+ return (xway_stp_r32(chip->virt, XWAY_STP_CPU0) & BIT(gpio));
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+/**
|
||||||
|
* xway_stp_set() - gpio_chip->set - set gpios.
|
||||||
|
* @gc: Pointer to gpio_chip device structure.
|
||||||
|
* @gpio: GPIO signal number.
|
||||||
|
@@ -215,6 +229,7 @@ static int xway_stp_probe(struct platfor
|
||||||
|
chip->gc.parent = &pdev->dev;
|
||||||
|
chip->gc.label = "stp-xway";
|
||||||
|
chip->gc.direction_output = xway_stp_dir_out;
|
||||||
|
+ chip->gc.get = xway_stp_get;
|
||||||
|
chip->gc.set = xway_stp_set;
|
||||||
|
chip->gc.request = xway_stp_request;
|
||||||
|
chip->gc.base = -1;
|
|
@ -0,0 +1,480 @@
|
||||||
|
From 9afadf01b1be371ee88491819aa67364684461f9 Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Fri, 3 Aug 2012 10:27:25 +0200
|
||||||
|
Subject: [PATCH 04/36] MIPS: lantiq: add atm hack
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
arch/mips/include/asm/mach-lantiq/lantiq_atm.h | 196 +++++++++++++++++++++++
|
||||||
|
arch/mips/include/asm/mach-lantiq/lantiq_ptm.h | 203 ++++++++++++++++++++++++
|
||||||
|
arch/mips/lantiq/irq.c | 2 +
|
||||||
|
arch/mips/mm/cache.c | 2 +
|
||||||
|
include/uapi/linux/atm.h | 6 +
|
||||||
|
net/atm/common.c | 6 +
|
||||||
|
net/atm/proc.c | 2 +-
|
||||||
|
7 files changed, 416 insertions(+), 1 deletion(-)
|
||||||
|
create mode 100644 arch/mips/include/asm/mach-lantiq/lantiq_atm.h
|
||||||
|
create mode 100644 arch/mips/include/asm/mach-lantiq/lantiq_ptm.h
|
||||||
|
|
||||||
|
--- /dev/null
|
||||||
|
+++ b/arch/mips/include/asm/mach-lantiq/lantiq_atm.h
|
||||||
|
@@ -0,0 +1,196 @@
|
||||||
|
+/******************************************************************************
|
||||||
|
+**
|
||||||
|
+** FILE NAME : ifx_atm.h
|
||||||
|
+** PROJECT : UEIP
|
||||||
|
+** MODULES : ATM
|
||||||
|
+**
|
||||||
|
+** DATE : 17 Jun 2009
|
||||||
|
+** AUTHOR : Xu Liang
|
||||||
|
+** DESCRIPTION : Global ATM driver header file
|
||||||
|
+** COPYRIGHT : Copyright (c) 2006
|
||||||
|
+** Infineon Technologies AG
|
||||||
|
+** Am Campeon 1-12, 85579 Neubiberg, Germany
|
||||||
|
+**
|
||||||
|
+** This program is free software; you can redistribute it and/or modify
|
||||||
|
+** it under the terms of the GNU General Public License as published by
|
||||||
|
+** the Free Software Foundation; either version 2 of the License, or
|
||||||
|
+** (at your option) any later version.
|
||||||
|
+**
|
||||||
|
+** HISTORY
|
||||||
|
+** $Date $Author $Comment
|
||||||
|
+** 07 JUL 2009 Xu Liang Init Version
|
||||||
|
+*******************************************************************************/
|
||||||
|
+
|
||||||
|
+#ifndef IFX_ATM_H
|
||||||
|
+#define IFX_ATM_H
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_ATM UEIP Project - ATM driver module
|
||||||
|
+ \brief UEIP Project - ATM driver module, support Danube, Amazon-SE, AR9, VR9.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_ATM_IOCTL IOCTL Commands
|
||||||
|
+ \ingroup IFX_ATM
|
||||||
|
+ \brief IOCTL Commands used by user application.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_ATM_STRUCT Structures
|
||||||
|
+ \ingroup IFX_ATM
|
||||||
|
+ \brief Structures used by user application.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \file ifx_atm.h
|
||||||
|
+ \ingroup IFX_ATM
|
||||||
|
+ \brief ATM driver header file
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * Definition
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \addtogroup IFX_ATM_STRUCT
|
||||||
|
+ */
|
||||||
|
+/*@{*/
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ATM MIB
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \struct atm_cell_ifEntry_t
|
||||||
|
+ \brief Structure used for Cell Level MIB Counters.
|
||||||
|
+
|
||||||
|
+ User application use this structure to call IOCTL command "PPE_ATM_MIB_CELL".
|
||||||
|
+ */
|
||||||
|
+typedef struct {
|
||||||
|
+ __u32 ifHCInOctets_h; /*!< byte counter of ingress cells (upper 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCInOctets_l; /*!< byte counter of ingress cells (lower 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCOutOctets_h; /*!< byte counter of egress cells (upper 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCOutOctets_l; /*!< byte counter of egress cells (lower 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifInErrors; /*!< counter of error ingress cells */
|
||||||
|
+ __u32 ifInUnknownProtos; /*!< counter of unknown ingress cells */
|
||||||
|
+ __u32 ifOutErrors; /*!< counter of error egress cells */
|
||||||
|
+} atm_cell_ifEntry_t;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \struct atm_aal5_ifEntry_t
|
||||||
|
+ \brief Structure used for AAL5 Frame Level MIB Counters.
|
||||||
|
+
|
||||||
|
+ User application use this structure to call IOCTL command "PPE_ATM_MIB_AAL5".
|
||||||
|
+ */
|
||||||
|
+typedef struct {
|
||||||
|
+ __u32 ifHCInOctets_h; /*!< byte counter of ingress packets (upper 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCInOctets_l; /*!< byte counter of ingress packets (lower 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCOutOctets_h; /*!< byte counter of egress packets (upper 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifHCOutOctets_l; /*!< byte counter of egress packets (lower 32 bits, total 64 bits) */
|
||||||
|
+ __u32 ifInUcastPkts; /*!< counter of ingress packets */
|
||||||
|
+ __u32 ifOutUcastPkts; /*!< counter of egress packets */
|
||||||
|
+ __u32 ifInErrors; /*!< counter of error ingress packets */
|
||||||
|
+ __u32 ifInDiscards; /*!< counter of dropped ingress packets */
|
||||||
|
+ __u32 ifOutErros; /*!< counter of error egress packets */
|
||||||
|
+ __u32 ifOutDiscards; /*!< counter of dropped egress packets */
|
||||||
|
+} atm_aal5_ifEntry_t;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \struct atm_aal5_vcc_t
|
||||||
|
+ \brief Structure used for per PVC AAL5 Frame Level MIB Counters.
|
||||||
|
+
|
||||||
|
+ This structure is a part of structure "atm_aal5_vcc_x_t".
|
||||||
|
+ */
|
||||||
|
+typedef struct {
|
||||||
|
+ __u32 aal5VccCrcErrors; /*!< counter of ingress packets with CRC error */
|
||||||
|
+ __u32 aal5VccSarTimeOuts; /*!< counter of ingress packets with Re-assemble timeout */ //no timer support yet
|
||||||
|
+ __u32 aal5VccOverSizedSDUs; /*!< counter of oversized ingress packets */
|
||||||
|
+} atm_aal5_vcc_t;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \struct atm_aal5_vcc_x_t
|
||||||
|
+ \brief Structure used for per PVC AAL5 Frame Level MIB Counters.
|
||||||
|
+
|
||||||
|
+ User application use this structure to call IOCTL command "PPE_ATM_MIB_VCC".
|
||||||
|
+ */
|
||||||
|
+typedef struct {
|
||||||
|
+ int vpi; /*!< VPI of the VCC to get MIB counters */
|
||||||
|
+ int vci; /*!< VCI of the VCC to get MIB counters */
|
||||||
|
+ atm_aal5_vcc_t mib_vcc; /*!< structure to get MIB counters */
|
||||||
|
+} atm_aal5_vcc_x_t;
|
||||||
|
+
|
||||||
|
+/*@}*/
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * IOCTL
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \addtogroup IFX_ATM_IOCTL
|
||||||
|
+ */
|
||||||
|
+/*@{*/
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ioctl Command
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \brief ATM IOCTL Magic Number
|
||||||
|
+ */
|
||||||
|
+#define PPE_ATM_IOC_MAGIC 'o'
|
||||||
|
+/*!
|
||||||
|
+ \brief ATM IOCTL Command - Get Cell Level MIB Counters
|
||||||
|
+
|
||||||
|
+ This command is obsolete. User can get cell level MIB from DSL API.
|
||||||
|
+ This command uses structure "atm_cell_ifEntry_t" as parameter for output of MIB counters.
|
||||||
|
+ */
|
||||||
|
+#define PPE_ATM_MIB_CELL _IOW(PPE_ATM_IOC_MAGIC, 0, atm_cell_ifEntry_t)
|
||||||
|
+/*!
|
||||||
|
+ \brief ATM IOCTL Command - Get AAL5 Level MIB Counters
|
||||||
|
+
|
||||||
|
+ Get AAL5 packet counters.
|
||||||
|
+ This command uses structure "atm_aal5_ifEntry_t" as parameter for output of MIB counters.
|
||||||
|
+ */
|
||||||
|
+#define PPE_ATM_MIB_AAL5 _IOW(PPE_ATM_IOC_MAGIC, 1, atm_aal5_ifEntry_t)
|
||||||
|
+/*!
|
||||||
|
+ \brief ATM IOCTL Command - Get Per PVC MIB Counters
|
||||||
|
+
|
||||||
|
+ Get AAL5 packet counters for each PVC.
|
||||||
|
+ This command uses structure "atm_aal5_vcc_x_t" as parameter for input of VPI/VCI information and output of MIB counters.
|
||||||
|
+ */
|
||||||
|
+#define PPE_ATM_MIB_VCC _IOWR(PPE_ATM_IOC_MAGIC, 2, atm_aal5_vcc_x_t)
|
||||||
|
+/*!
|
||||||
|
+ \brief Total Number of ATM IOCTL Commands
|
||||||
|
+ */
|
||||||
|
+#define PPE_ATM_IOC_MAXNR 3
|
||||||
|
+
|
||||||
|
+/*@}*/
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * API
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+#ifdef __KERNEL__
|
||||||
|
+struct port_cell_info {
|
||||||
|
+ unsigned int port_num;
|
||||||
|
+ unsigned int tx_link_rate[2];
|
||||||
|
+};
|
||||||
|
+#endif
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+#endif // IFX_ATM_H
|
||||||
|
+
|
||||||
|
--- /dev/null
|
||||||
|
+++ b/arch/mips/include/asm/mach-lantiq/lantiq_ptm.h
|
||||||
|
@@ -0,0 +1,203 @@
|
||||||
|
+/******************************************************************************
|
||||||
|
+**
|
||||||
|
+** FILE NAME : ifx_ptm.h
|
||||||
|
+** PROJECT : UEIP
|
||||||
|
+** MODULES : PTM
|
||||||
|
+**
|
||||||
|
+** DATE : 17 Jun 2009
|
||||||
|
+** AUTHOR : Xu Liang
|
||||||
|
+** DESCRIPTION : Global PTM driver header file
|
||||||
|
+** COPYRIGHT : Copyright (c) 2006
|
||||||
|
+** Infineon Technologies AG
|
||||||
|
+** Am Campeon 1-12, 85579 Neubiberg, Germany
|
||||||
|
+**
|
||||||
|
+** This program is free software; you can redistribute it and/or modify
|
||||||
|
+** it under the terms of the GNU General Public License as published by
|
||||||
|
+** the Free Software Foundation; either version 2 of the License, or
|
||||||
|
+** (at your option) any later version.
|
||||||
|
+**
|
||||||
|
+** HISTORY
|
||||||
|
+** $Date $Author $Comment
|
||||||
|
+** 07 JUL 2009 Xu Liang Init Version
|
||||||
|
+*******************************************************************************/
|
||||||
|
+
|
||||||
|
+#ifndef IFX_PTM_H
|
||||||
|
+#define IFX_PTM_H
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_PTM UEIP Project - PTM driver module
|
||||||
|
+ \brief UEIP Project - PTM driver module, support Danube, Amazon-SE, AR9, VR9.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_PTM_IOCTL IOCTL Commands
|
||||||
|
+ \ingroup IFX_PTM
|
||||||
|
+ \brief IOCTL Commands used by user application.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \defgroup IFX_PTM_STRUCT Structures
|
||||||
|
+ \ingroup IFX_PTM
|
||||||
|
+ \brief Structures used by user application.
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \file ifx_ptm.h
|
||||||
|
+ \ingroup IFX_PTM
|
||||||
|
+ \brief PTM driver header file
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * Definition
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * IOCTL
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \addtogroup IFX_PTM_IOCTL
|
||||||
|
+ */
|
||||||
|
+/*@{*/
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ioctl Command
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \brief PTM IOCTL Command - Get codeword MIB counters.
|
||||||
|
+
|
||||||
|
+ This command uses structure "PTM_CW_IF_ENTRY_T" to get codeword level MIB counters.
|
||||||
|
+ */
|
||||||
|
+#define IFX_PTM_MIB_CW_GET SIOCDEVPRIVATE + 1
|
||||||
|
+/*!
|
||||||
|
+ \brief PTM IOCTL Command - Get packet MIB counters.
|
||||||
|
+
|
||||||
|
+ This command uses structure "PTM_FRAME_MIB_T" to get packet level MIB counters.
|
||||||
|
+ */
|
||||||
|
+#define IFX_PTM_MIB_FRAME_GET SIOCDEVPRIVATE + 2
|
||||||
|
+/*!
|
||||||
|
+ \brief PTM IOCTL Command - Get firmware configuration (CRC).
|
||||||
|
+
|
||||||
|
+ This command uses structure "IFX_PTM_CFG_T" to get firmware configuration (CRC).
|
||||||
|
+ */
|
||||||
|
+#define IFX_PTM_CFG_GET SIOCDEVPRIVATE + 3
|
||||||
|
+/*!
|
||||||
|
+ \brief PTM IOCTL Command - Set firmware configuration (CRC).
|
||||||
|
+
|
||||||
|
+ This command uses structure "IFX_PTM_CFG_T" to set firmware configuration (CRC).
|
||||||
|
+ */
|
||||||
|
+#define IFX_PTM_CFG_SET SIOCDEVPRIVATE + 4
|
||||||
|
+/*!
|
||||||
|
+ \brief PTM IOCTL Command - Program priority value to TX queue mapping.
|
||||||
|
+
|
||||||
|
+ This command uses structure "IFX_PTM_PRIO_Q_MAP_T" to program priority value to TX queue mapping.
|
||||||
|
+ */
|
||||||
|
+#define IFX_PTM_MAP_PKT_PRIO_TO_Q SIOCDEVPRIVATE + 14
|
||||||
|
+
|
||||||
|
+/*@}*/
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \addtogroup IFX_PTM_STRUCT
|
||||||
|
+ */
|
||||||
|
+/*@{*/
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ioctl Data Type
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \typedef PTM_CW_IF_ENTRY_T
|
||||||
|
+ \brief Wrapping of structure "ptm_cw_ifEntry_t".
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \struct ptm_cw_ifEntry_t
|
||||||
|
+ \brief Structure used for CodeWord level MIB counters.
|
||||||
|
+ */
|
||||||
|
+typedef struct ptm_cw_ifEntry_t {
|
||||||
|
+ uint32_t ifRxNoIdleCodewords; /*!< output, number of ingress user codeword */
|
||||||
|
+ uint32_t ifRxIdleCodewords; /*!< output, number of ingress idle codeword */
|
||||||
|
+ uint32_t ifRxCodingViolation; /*!< output, number of error ingress codeword */
|
||||||
|
+ uint32_t ifTxNoIdleCodewords; /*!< output, number of egress user codeword */
|
||||||
|
+ uint32_t ifTxIdleCodewords; /*!< output, number of egress idle codeword */
|
||||||
|
+} PTM_CW_IF_ENTRY_T;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \typedef PTM_FRAME_MIB_T
|
||||||
|
+ \brief Wrapping of structure "ptm_frame_mib_t".
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \struct ptm_frame_mib_t
|
||||||
|
+ \brief Structure used for packet level MIB counters.
|
||||||
|
+ */
|
||||||
|
+typedef struct ptm_frame_mib_t {
|
||||||
|
+ uint32_t RxCorrect; /*!< output, number of ingress packet */
|
||||||
|
+ uint32_t TC_CrcError; /*!< output, number of egress packet with CRC error */
|
||||||
|
+ uint32_t RxDropped; /*!< output, number of dropped ingress packet */
|
||||||
|
+ uint32_t TxSend; /*!< output, number of egress packet */
|
||||||
|
+} PTM_FRAME_MIB_T;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \typedef IFX_PTM_CFG_T
|
||||||
|
+ \brief Wrapping of structure "ptm_cfg_t".
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \struct ptm_cfg_t
|
||||||
|
+ \brief Structure used for ETH/TC CRC configuration.
|
||||||
|
+ */
|
||||||
|
+typedef struct ptm_cfg_t {
|
||||||
|
+ uint32_t RxEthCrcPresent; /*!< input/output, ingress packet has ETH CRC */
|
||||||
|
+ uint32_t RxEthCrcCheck; /*!< input/output, check ETH CRC of ingress packet */
|
||||||
|
+ uint32_t RxTcCrcCheck; /*!< input/output, check TC CRC of ingress codeword */
|
||||||
|
+ uint32_t RxTcCrcLen; /*!< input/output, length of TC CRC of ingress codeword */
|
||||||
|
+ uint32_t TxEthCrcGen; /*!< input/output, generate ETH CRC for egress packet */
|
||||||
|
+ uint32_t TxTcCrcGen; /*!< input/output, generate TC CRC for egress codeword */
|
||||||
|
+ uint32_t TxTcCrcLen; /*!< input/output, length of TC CRC of egress codeword */
|
||||||
|
+} IFX_PTM_CFG_T;
|
||||||
|
+
|
||||||
|
+/*!
|
||||||
|
+ \typedef IFX_PTM_PRIO_Q_MAP_T
|
||||||
|
+ \brief Wrapping of structure "ppe_prio_q_map".
|
||||||
|
+ */
|
||||||
|
+/*!
|
||||||
|
+ \struct ppe_prio_q_map
|
||||||
|
+ \brief Structure used for Priority Value to TX Queue mapping.
|
||||||
|
+ */
|
||||||
|
+typedef struct ppe_prio_q_map {
|
||||||
|
+ int pkt_prio;
|
||||||
|
+ int qid;
|
||||||
|
+ int vpi; // ignored in eth interface
|
||||||
|
+ int vci; // ignored in eth interface
|
||||||
|
+} IFX_PTM_PRIO_Q_MAP_T;
|
||||||
|
+
|
||||||
|
+/*@}*/
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * ####################################
|
||||||
|
+ * API
|
||||||
|
+ * ####################################
|
||||||
|
+ */
|
||||||
|
+
|
||||||
|
+#ifdef __KERNEL__
|
||||||
|
+struct port_cell_info {
|
||||||
|
+ unsigned int port_num;
|
||||||
|
+ unsigned int tx_link_rate[2];
|
||||||
|
+};
|
||||||
|
+#endif
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+
|
||||||
|
+#endif // IFX_PTM_H
|
||||||
|
+
|
||||||
|
--- a/arch/mips/lantiq/irq.c
|
||||||
|
+++ b/arch/mips/lantiq/irq.c
|
||||||
|
@@ -14,6 +14,7 @@
|
||||||
|
#include <linux/of_platform.h>
|
||||||
|
#include <linux/of_address.h>
|
||||||
|
#include <linux/of_irq.h>
|
||||||
|
+#include <linux/module.h>
|
||||||
|
|
||||||
|
#include <asm/bootinfo.h>
|
||||||
|
#include <asm/irq_cpu.h>
|
||||||
|
@@ -96,6 +97,7 @@ void ltq_mask_and_ack_irq(struct irq_dat
|
||||||
|
ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
|
||||||
|
ltq_icu_w32(im, BIT(offset), isr);
|
||||||
|
}
|
||||||
|
+EXPORT_SYMBOL(ltq_mask_and_ack_irq);
|
||||||
|
|
||||||
|
static void ltq_ack_irq(struct irq_data *d)
|
||||||
|
{
|
||||||
|
--- a/arch/mips/mm/cache.c
|
||||||
|
+++ b/arch/mips/mm/cache.c
|
||||||
|
@@ -64,6 +64,8 @@ void (*_dma_cache_wback)(unsigned long s
|
||||||
|
void (*_dma_cache_inv)(unsigned long start, unsigned long size);
|
||||||
|
|
||||||
|
EXPORT_SYMBOL(_dma_cache_wback_inv);
|
||||||
|
+EXPORT_SYMBOL(_dma_cache_wback);
|
||||||
|
+EXPORT_SYMBOL(_dma_cache_inv);
|
||||||
|
|
||||||
|
#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
|
||||||
|
|
||||||
|
--- a/include/uapi/linux/atm.h
|
||||||
|
+++ b/include/uapi/linux/atm.h
|
||||||
|
@@ -131,8 +131,14 @@
|
||||||
|
#define ATM_ABR 4
|
||||||
|
#define ATM_ANYCLASS 5 /* compatible with everything */
|
||||||
|
|
||||||
|
+#define ATM_VBR_NRT ATM_VBR
|
||||||
|
+#define ATM_VBR_RT 6
|
||||||
|
+#define ATM_UBR_PLUS 7
|
||||||
|
+#define ATM_GFR 8
|
||||||
|
+
|
||||||
|
#define ATM_MAX_PCR -1 /* maximum available PCR */
|
||||||
|
|
||||||
|
+
|
||||||
|
struct atm_trafprm {
|
||||||
|
unsigned char traffic_class; /* traffic class (ATM_UBR, ...) */
|
||||||
|
int max_pcr; /* maximum PCR in cells per second */
|
||||||
|
--- a/net/atm/proc.c
|
||||||
|
+++ b/net/atm/proc.c
|
||||||
|
@@ -155,7 +155,7 @@ static void *vcc_seq_next(struct seq_fil
|
||||||
|
static void pvc_info(struct seq_file *seq, struct atm_vcc *vcc)
|
||||||
|
{
|
||||||
|
static const char *const class_name[] = {
|
||||||
|
- "off", "UBR", "CBR", "VBR", "ABR"};
|
||||||
|
+ "off","UBR","CBR","NTR-VBR","ABR","ANY","RT-VBR","UBR+","GFR"};
|
||||||
|
static const char *const aal_name[] = {
|
||||||
|
"---", "1", "2", "3/4", /* 0- 3 */
|
||||||
|
"???", "5", "???", "???", /* 4- 7 */
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,122 @@
|
||||||
|
From 997a8965db8417266bea3fbdcfa3e5655a1b52fa Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Tue, 9 Sep 2014 23:12:15 +0200
|
||||||
|
Subject: [PATCH 18/36] MTD: nand: lots of xrx200 fixes
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/mtd/nand/xway_nand.c | 63 ++++++++++++++++++++++++++++++++++++++++++
|
||||||
|
1 file changed, 63 insertions(+)
|
||||||
|
|
||||||
|
--- a/drivers/mtd/nand/xway_nand.c
|
||||||
|
+++ b/drivers/mtd/nand/xway_nand.c
|
||||||
|
@@ -63,6 +63,24 @@
|
||||||
|
#define NAND_CON_CSMUX (1 << 1)
|
||||||
|
#define NAND_CON_NANDM 1
|
||||||
|
|
||||||
|
+#define DANUBE_PCI_REG32( addr ) (*(volatile u32 *)(addr))
|
||||||
|
+#define PCI_CR_PR_OFFSET (KSEG1+0x1E105400)
|
||||||
|
+#define PCI_CR_PC_ARB (PCI_CR_PR_OFFSET + 0x0080)
|
||||||
|
+
|
||||||
|
+/*
|
||||||
|
+ * req_mask provides a mechanism to prevent interference between
|
||||||
|
+ * nand and pci (probably only relevant for the BT Home Hub 2B).
|
||||||
|
+ * Setting it causes the corresponding pci req pins to be masked
|
||||||
|
+ * during nand access, and also moves ebu locking from the read/write
|
||||||
|
+ * functions to the chip select function to ensure that the whole
|
||||||
|
+ * operation runs with interrupts disabled.
|
||||||
|
+ * In addition it switches on some extra waiting in xway_cmd_ctrl().
|
||||||
|
+ * This seems to be necessary if the ebu_cs1 pin has open-drain disabled,
|
||||||
|
+ * which in turn seems to be necessary for the nor chip to be recognised
|
||||||
|
+ * reliably, on a board (Home Hub 2B again) which has both nor and nand.
|
||||||
|
+ */
|
||||||
|
+static __be32 req_mask = 0;
|
||||||
|
+
|
||||||
|
struct xway_nand_data {
|
||||||
|
struct nand_chip chip;
|
||||||
|
unsigned long csflags;
|
||||||
|
@@ -94,10 +112,22 @@ static void xway_select_chip(struct mtd_
|
||||||
|
case -1:
|
||||||
|
ltq_ebu_w32_mask(NAND_CON_CE, 0, EBU_NAND_CON);
|
||||||
|
ltq_ebu_w32_mask(NAND_CON_NANDM, 0, EBU_NAND_CON);
|
||||||
|
+
|
||||||
|
+ if (req_mask) {
|
||||||
|
+ /* Unmask all external PCI request */
|
||||||
|
+ DANUBE_PCI_REG32(PCI_CR_PC_ARB) &= ~(req_mask << 16);
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
spin_unlock_irqrestore(&ebu_lock, data->csflags);
|
||||||
|
break;
|
||||||
|
case 0:
|
||||||
|
spin_lock_irqsave(&ebu_lock, data->csflags);
|
||||||
|
+
|
||||||
|
+ if (req_mask) {
|
||||||
|
+ /* Mask all external PCI request */
|
||||||
|
+ DANUBE_PCI_REG32(PCI_CR_PC_ARB) |= (req_mask << 16);
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
ltq_ebu_w32_mask(0, NAND_CON_NANDM, EBU_NAND_CON);
|
||||||
|
ltq_ebu_w32_mask(0, NAND_CON_CE, EBU_NAND_CON);
|
||||||
|
break;
|
||||||
|
@@ -108,6 +138,12 @@ static void xway_select_chip(struct mtd_
|
||||||
|
|
||||||
|
static void xway_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
|
||||||
|
{
|
||||||
|
+
|
||||||
|
+ if (req_mask) {
|
||||||
|
+ if (cmd != NAND_CMD_STATUS)
|
||||||
|
+ ltq_ebu_w32(0, EBU_NAND_WAIT); /* Clear nand ready */
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
if (cmd == NAND_CMD_NONE)
|
||||||
|
return;
|
||||||
|
|
||||||
|
@@ -118,6 +154,24 @@ static void xway_cmd_ctrl(struct mtd_inf
|
||||||
|
|
||||||
|
while ((ltq_ebu_r32(EBU_NAND_WAIT) & NAND_WAIT_WR_C) == 0)
|
||||||
|
;
|
||||||
|
+
|
||||||
|
+ if (req_mask) {
|
||||||
|
+ /*
|
||||||
|
+ * program and erase have their own busy handlers
|
||||||
|
+ * status and sequential in needs no delay
|
||||||
|
+ */
|
||||||
|
+ switch (cmd) {
|
||||||
|
+ case NAND_CMD_ERASE1:
|
||||||
|
+ case NAND_CMD_SEQIN:
|
||||||
|
+ case NAND_CMD_STATUS:
|
||||||
|
+ case NAND_CMD_READID:
|
||||||
|
+ return;
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
+ /* wait until command is processed */
|
||||||
|
+ while ((ltq_ebu_r32(EBU_NAND_WAIT) & NAND_WAIT_RD) == 0)
|
||||||
|
+ ;
|
||||||
|
+ }
|
||||||
|
}
|
||||||
|
|
||||||
|
static int xway_dev_ready(struct mtd_info *mtd)
|
||||||
|
@@ -157,6 +211,7 @@ static int xway_nand_probe(struct platfo
|
||||||
|
int err;
|
||||||
|
u32 cs;
|
||||||
|
u32 cs_flag = 0;
|
||||||
|
+ const __be32 *req_mask_ptr;
|
||||||
|
|
||||||
|
/* Allocate memory for the device structure (and zero it) */
|
||||||
|
data = devm_kzalloc(&pdev->dev, sizeof(struct xway_nand_data),
|
||||||
|
@@ -192,6 +247,15 @@ static int xway_nand_probe(struct platfo
|
||||||
|
if (!err && cs == 1)
|
||||||
|
cs_flag = NAND_CON_IN_CS1 | NAND_CON_OUT_CS1;
|
||||||
|
|
||||||
|
+ req_mask_ptr = of_get_property(pdev->dev.of_node,
|
||||||
|
+ "req-mask", NULL);
|
||||||
|
+
|
||||||
|
+ /*
|
||||||
|
+ * Load the PCI req lines to mask from the device tree. If the
|
||||||
|
+ * property is not present, setting req_mask to 0 disables masking.
|
||||||
|
+ */
|
||||||
|
+ req_mask = (req_mask_ptr ? *req_mask_ptr : 0);
|
||||||
|
+
|
||||||
|
/* setup the EBU to run in NAND mode on our base addr */
|
||||||
|
ltq_ebu_w32(CPHYSADDR(data->nandaddr)
|
||||||
|
| ADDSEL1_MASK(3) | ADDSEL1_REGEN, EBU_ADDSEL1);
|
|
@ -0,0 +1,25 @@
|
||||||
|
From e3b20f04e9f9cae1babe091fdc1d08d7703ae344 Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Thu, 7 Aug 2014 18:18:00 +0200
|
||||||
|
Subject: [PATCH 20/36] MTD: lantiq: handle NO_XIP on cfi0001 flash
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/mtd/maps/lantiq-flash.c | 6 +++++-
|
||||||
|
1 file changed, 5 insertions(+), 1 deletion(-)
|
||||||
|
|
||||||
|
--- a/drivers/mtd/maps/lantiq-flash.c
|
||||||
|
+++ b/drivers/mtd/maps/lantiq-flash.c
|
||||||
|
@@ -131,7 +131,11 @@ ltq_mtd_probe(struct platform_device *pd
|
||||||
|
if (!ltq_mtd->map)
|
||||||
|
return -ENOMEM;
|
||||||
|
|
||||||
|
- ltq_mtd->map->phys = ltq_mtd->res->start;
|
||||||
|
+ if (of_find_property(pdev->dev.of_node, "lantiq,noxip", NULL))
|
||||||
|
+ ltq_mtd->map->phys = NO_XIP;
|
||||||
|
+ else
|
||||||
|
+ ltq_mtd->map->phys = ltq_mtd->res->start;
|
||||||
|
+ ltq_mtd->res->start;
|
||||||
|
ltq_mtd->map->size = resource_size(ltq_mtd->res);
|
||||||
|
ltq_mtd->map->virt = devm_ioremap_resource(&pdev->dev, ltq_mtd->res);
|
||||||
|
if (IS_ERR(ltq_mtd->map->virt))
|
|
@ -0,0 +1,44 @@
|
||||||
|
From 4400e1f593ea40a51912128adb4f53d59e62cad8 Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Wed, 10 Sep 2014 22:40:18 +0200
|
||||||
|
Subject: [PATCH 22/36] MTD: m25p80: allow loading mtd name from OF
|
||||||
|
|
||||||
|
In accordance with the physmap flash we should honour the linux,mtd-name
|
||||||
|
property when deciding what name the mtd device has.
|
||||||
|
|
||||||
|
Signed-off-by: Thomas Langer <thomas.langer@lantiq.com>
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/mtd/devices/m25p80.c | 6 ++++++
|
||||||
|
1 file changed, 6 insertions(+)
|
||||||
|
|
||||||
|
--- a/drivers/mtd/devices/m25p80.c
|
||||||
|
+++ b/drivers/mtd/devices/m25p80.c
|
||||||
|
@@ -19,6 +19,7 @@
|
||||||
|
#include <linux/errno.h>
|
||||||
|
#include <linux/module.h>
|
||||||
|
#include <linux/device.h>
|
||||||
|
+#include <linux/of.h>
|
||||||
|
|
||||||
|
#include <linux/mtd/mtd.h>
|
||||||
|
#include <linux/mtd/partitions.h>
|
||||||
|
@@ -245,6 +246,10 @@ static int m25p_probe(struct spi_device
|
||||||
|
};
|
||||||
|
char *flash_name;
|
||||||
|
int ret;
|
||||||
|
+ const char __maybe_unused *of_mtd_name = NULL;
|
||||||
|
+
|
||||||
|
+ of_property_read_string(spi->dev.of_node,
|
||||||
|
+ "linux,mtd-name", &of_mtd_name);
|
||||||
|
|
||||||
|
data = dev_get_platdata(&spi->dev);
|
||||||
|
|
||||||
|
@@ -283,6 +288,8 @@ static int m25p_probe(struct spi_device
|
||||||
|
|
||||||
|
if (data && data->name)
|
||||||
|
nor->mtd.name = data->name;
|
||||||
|
+ else if (of_mtd_name)
|
||||||
|
+ nor->mtd.name = of_mtd_name;
|
||||||
|
|
||||||
|
/* For some (historical?) reason many platforms provide two different
|
||||||
|
* names in flash_platform_data: "name" and "type". Quite often name is
|
|
@ -0,0 +1,294 @@
|
||||||
|
From 0a63ab263725c427051a8bbaa0732b749627da27 Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Thu, 7 Aug 2014 18:15:36 +0200
|
||||||
|
Subject: [PATCH 23/36] NET: PHY: adds driver for lantiq PHY11G
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/net/phy/Kconfig | 5 +
|
||||||
|
drivers/net/phy/Makefile | 1 +
|
||||||
|
drivers/net/phy/lantiq.c | 231 ++++++++++++++++++++++++++++++++++++++++++++++
|
||||||
|
3 files changed, 237 insertions(+)
|
||||||
|
create mode 100644 drivers/net/phy/lantiq.c
|
||||||
|
|
||||||
|
--- a/drivers/net/phy/intel-xway.c
|
||||||
|
+++ b/drivers/net/phy/intel-xway.c
|
||||||
|
@@ -152,6 +152,51 @@
|
||||||
|
#define PHY_ID_PHY11G_VR9 0xD565A409
|
||||||
|
#define PHY_ID_PHY22F_VR9 0xD565A419
|
||||||
|
|
||||||
|
+#if IS_ENABLED(CONFIG_OF_MDIO)
|
||||||
|
+static int vr9_gphy_of_reg_init(struct phy_device *phydev)
|
||||||
|
+{
|
||||||
|
+ u32 tmp;
|
||||||
|
+
|
||||||
|
+ /* store the led values if one was passed by the devicetree */
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,ledch", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCH, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,ledcl", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCL, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led0h", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0H, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led0l", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0L, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led1h", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1H, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led1l", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1L, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led2h", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED3H, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led2l", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED3L, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led3h", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED3H, tmp);
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(phydev->mdio.dev.of_node, "lantiq,led3l", &tmp))
|
||||||
|
+ phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED3L, tmp);
|
||||||
|
+
|
||||||
|
+ return 0;
|
||||||
|
+}
|
||||||
|
+#else
|
||||||
|
+static int vr9_gphy_of_reg_init(struct phy_device *phydev)
|
||||||
|
+{
|
||||||
|
+ return 0;
|
||||||
|
+}
|
||||||
|
+#endif /* CONFIG_OF_MDIO */
|
||||||
|
+
|
||||||
|
static int xway_gphy_config_init(struct phy_device *phydev)
|
||||||
|
{
|
||||||
|
int err;
|
||||||
|
@@ -190,6 +235,7 @@ static int xway_gphy_config_init(struct
|
||||||
|
phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2H, ledxh);
|
||||||
|
phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2L, ledxl);
|
||||||
|
|
||||||
|
+ vr9_gphy_of_reg_init(phydev);
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
--- /dev/null
|
||||||
|
+++ b/Documentation/devicetree/bindings/phy/phy-lanitq.txt
|
||||||
|
@@ -0,0 +1,216 @@
|
||||||
|
+Lanitq PHY binding
|
||||||
|
+============================================
|
||||||
|
+
|
||||||
|
+This devicetree binding controls the lantiq ethernet phys led functionality.
|
||||||
|
+
|
||||||
|
+Example:
|
||||||
|
+ mdio@0 {
|
||||||
|
+ #address-cells = <1>;
|
||||||
|
+ #size-cells = <0>;
|
||||||
|
+ compatible = "lantiq,xrx200-mdio";
|
||||||
|
+ phy5: ethernet-phy@5 {
|
||||||
|
+ reg = <0x1>;
|
||||||
|
+ compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
|
||||||
|
+ };
|
||||||
|
+ phy11: ethernet-phy@11 {
|
||||||
|
+ reg = <0x11>;
|
||||||
|
+ compatible = "lantiq,phy22f", "ethernet-phy-ieee802.3-c22";
|
||||||
|
+ lantiq,led2h = <0x00>;
|
||||||
|
+ lantiq,led2l = <0x03>;
|
||||||
|
+ };
|
||||||
|
+ phy12: ethernet-phy@12 {
|
||||||
|
+ reg = <0x12>;
|
||||||
|
+ compatible = "lantiq,phy22f", "ethernet-phy-ieee802.3-c22";
|
||||||
|
+ lantiq,led1h = <0x00>;
|
||||||
|
+ lantiq,led1l = <0x03>;
|
||||||
|
+ };
|
||||||
|
+ phy13: ethernet-phy@13 {
|
||||||
|
+ reg = <0x13>;
|
||||||
|
+ compatible = "lantiq,phy22f", "ethernet-phy-ieee802.3-c22";
|
||||||
|
+ lantiq,led2h = <0x00>;
|
||||||
|
+ lantiq,led2l = <0x03>;
|
||||||
|
+ };
|
||||||
|
+ phy14: ethernet-phy@14 {
|
||||||
|
+ reg = <0x14>;
|
||||||
|
+ compatible = "lantiq,phy22f", "ethernet-phy-ieee802.3-c22";
|
||||||
|
+ lantiq,led1h = <0x00>;
|
||||||
|
+ lantiq,led1l = <0x03>;
|
||||||
|
+ };
|
||||||
|
+ };
|
||||||
|
+
|
||||||
|
+Register Description
|
||||||
|
+============================================
|
||||||
|
+
|
||||||
|
+LEDCH:
|
||||||
|
+
|
||||||
|
+Name Hardware Reset Value
|
||||||
|
+LEDCH 0x00C5
|
||||||
|
+
|
||||||
|
+| 15 | | | | | | | 8 |
|
||||||
|
+=========================================
|
||||||
|
+| RES |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+| 7 | | | | | | | 0 |
|
||||||
|
+=========================================
|
||||||
|
+| FBF | SBF |RES | NACS |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+Field Bits Type Description
|
||||||
|
+FBF 7:6 RW Fast Blink Frequency
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (00b) F02HZ 2 Hz blinking frequency
|
||||||
|
+ 0x1 (01b) F04HZ 4 Hz blinking frequency
|
||||||
|
+ 0x2 (10b) F08HZ 8 Hz blinking frequency
|
||||||
|
+ 0x3 (11b) F16HZ 16 Hz blinking frequency
|
||||||
|
+
|
||||||
|
+SBF 5:4 RW Slow Blink Frequency
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (00b) F02HZ 2 Hz blinking frequency
|
||||||
|
+ 0x1 (01b) F04HZ 4 Hz blinking frequency
|
||||||
|
+ 0x2 (10b) F08HZ 8 Hz blinking frequency
|
||||||
|
+ 0x3 (11b) F16HZ 16 Hz blinking frequency
|
||||||
|
+
|
||||||
|
+NACS 2:0 RW Inverse of Scan Function
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (000b) NONE No Function
|
||||||
|
+ 0x1 (001b) LINK Complex function enabled when link is up
|
||||||
|
+ 0x2 (010b) PDOWN Complex function enabled when device is powered-down
|
||||||
|
+ 0x3 (011b) EEE Complex function enabled when device is in EEE mode
|
||||||
|
+ 0x4 (100b) ANEG Complex function enabled when auto-negotiation is running
|
||||||
|
+ 0x5 (101b) ABIST Complex function enabled when analog self-test is running
|
||||||
|
+ 0x6 (110b) CDIAG Complex function enabled when cable diagnostics are running
|
||||||
|
+ 0x7 (111b) TEST Complex function enabled when test mode is running
|
||||||
|
+
|
||||||
|
+LEDCL:
|
||||||
|
+
|
||||||
|
+Name Hardware Reset Value
|
||||||
|
+LEDCL 0x0067
|
||||||
|
+
|
||||||
|
+| 15 | | | | | | | 8 |
|
||||||
|
+=========================================
|
||||||
|
+| RES |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+| 7 | | | | | | | 0 |
|
||||||
|
+=========================================
|
||||||
|
+|RES | SCAN |RES | CBLINK |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+Field Bits Type Description
|
||||||
|
+SCAN 6:4 RW Complex Scan Configuration
|
||||||
|
+ ---
|
||||||
|
+ 000 B NONE No Function
|
||||||
|
+ 001 B LINK Complex function enabled when link is up
|
||||||
|
+ 010 B PDOWN Complex function enabled when device is powered-down
|
||||||
|
+ 011 B EEE Complex function enabled when device is in EEE mode
|
||||||
|
+ 100 B ANEG Complex function enabled when auto-negotiation is running
|
||||||
|
+ 101 B ABIST Complex function enabled when analog self-test is running
|
||||||
|
+ 110 B CDIAG Complex function enabled when cable diagnostics are running
|
||||||
|
+ 111 B TEST Complex function enabled when test mode is running
|
||||||
|
+
|
||||||
|
+CBLINK 2:0 RW Complex Blinking Configuration
|
||||||
|
+ ---
|
||||||
|
+ 000 B NONE No Function
|
||||||
|
+ 001 B LINK Complex function enabled when link is up
|
||||||
|
+ 010 B PDOWN Complex function enabled when device is powered-down
|
||||||
|
+ 011 B EEE Complex function enabled when device is in EEE mode
|
||||||
|
+ 100 B ANEG Complex function enabled when auto-negotiation is running
|
||||||
|
+ 101 B ABIST Complex function enabled when analog self-test is running
|
||||||
|
+ 110 B CDIAG Complex function enabled when cable diagnostics are running
|
||||||
|
+ 111 B TEST Complex function enabled when test mode is running
|
||||||
|
+
|
||||||
|
+LEDxH:
|
||||||
|
+
|
||||||
|
+Name Hardware Reset Value
|
||||||
|
+LED0H 0x0070
|
||||||
|
+LED1H 0x0020
|
||||||
|
+LED2H 0x0040
|
||||||
|
+LED3H 0x0040
|
||||||
|
+
|
||||||
|
+| 15 | | | | | | | 8 |
|
||||||
|
+=========================================
|
||||||
|
+| RES |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+| 7 | | | | | | | 0 |
|
||||||
|
+=========================================
|
||||||
|
+| CON | BLINKF |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+Field Bits Type Description
|
||||||
|
+CON 7:4 RW Constant On Configuration
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (0000b) NONE LED does not light up constantly
|
||||||
|
+ 0x1 (0001b) LINK10 LED is on when link is 10 Mbit/s
|
||||||
|
+ 0x2 (0010b) LINK100 LED is on when link is 100 Mbit/s
|
||||||
|
+ 0x3 (0011b) LINK10X LED is on when link is 10/100 Mbit/s
|
||||||
|
+ 0x4 (0100b) LINK1000 LED is on when link is 1000 Mbit/s
|
||||||
|
+ 0x5 (0101b) LINK10_0 LED is on when link is 10/1000 Mbit/s
|
||||||
|
+ 0x6 (0110b) LINK100X LED is on when link is 100/1000 Mbit/s
|
||||||
|
+ 0x7 (0111b) LINK10XX LED is on when link is 10/100/1000 Mbit/s
|
||||||
|
+ 0x8 (1000b) PDOWN LED is on when device is powered-down
|
||||||
|
+ 0x9 (1001b) EEE LED is on when device is in EEE mode
|
||||||
|
+ 0xA (1010b) ANEG LED is on when auto-negotiation is running
|
||||||
|
+ 0xB (1011b) ABIST LED is on when analog self-test is running
|
||||||
|
+ 0xC (1100b) CDIAG LED is on when cable diagnostics are running
|
||||||
|
+
|
||||||
|
+BLINKF 3:0 RW Fast Blinking Configuration
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (0000b) NONE No Blinking
|
||||||
|
+ 0x1 (0001b) LINK10 Blink when link is 10 Mbit/s
|
||||||
|
+ 0x2 (0010b) LINK100 Blink when link is 100 Mbit/s
|
||||||
|
+ 0x3 (0011b) LINK10X Blink when link is 10/100 Mbit/s
|
||||||
|
+ 0x4 (0100b) LINK1000 Blink when link is 1000 Mbit/s
|
||||||
|
+ 0x5 (0101b) LINK10_0 Blink when link is 10/1000 Mbit/s
|
||||||
|
+ 0x6 (0110b) LINK100X Blink when link is 100/1000 Mbit/s
|
||||||
|
+ 0x7 (0111b) LINK10XX Blink when link is 10/100/1000 Mbit/s
|
||||||
|
+ 0x8 (1000b) PDOWN Blink when device is powered-down
|
||||||
|
+ 0x9 (1001b) EEE Blink when device is in EEE mode
|
||||||
|
+ 0xA (1010b) ANEG Blink when auto-negotiation is running
|
||||||
|
+ 0xB (1011b) ABIST Blink when analog self-test is running
|
||||||
|
+ 0xC (1100b) CDIAG Blink when cable diagnostics are running
|
||||||
|
+
|
||||||
|
+LEDxL:
|
||||||
|
+
|
||||||
|
+Name Hardware Reset Value
|
||||||
|
+LED0L 0x0003
|
||||||
|
+LED1L 0x0000
|
||||||
|
+LED2L 0x0000
|
||||||
|
+LED3L 0x0020
|
||||||
|
+
|
||||||
|
+| 15 | | | | | | | 8 |
|
||||||
|
+=========================================
|
||||||
|
+| RES |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+| 7 | | | | | | | 0 |
|
||||||
|
+=========================================
|
||||||
|
+| BLINKS | PULSE |
|
||||||
|
+=========================================
|
||||||
|
+
|
||||||
|
+Field Bits Type Description
|
||||||
|
+BLINKS 7:4 RW Slow Blinkin Configuration
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (0000b) NONE No Blinking
|
||||||
|
+ 0x1 (0001b) LINK10 Blink when link is 10 Mbit/s
|
||||||
|
+ 0x2 (0010b) LINK100 Blink when link is 100 Mbit/s
|
||||||
|
+ 0x3 (0011b) LINK10X Blink when link is 10/100 Mbit/s
|
||||||
|
+ 0x4 (0100b) LINK1000 Blink when link is 1000 Mbit/s
|
||||||
|
+ 0x5 (0101b) LINK10_0 Blink when link is 10/1000 Mbit/s
|
||||||
|
+ 0x6 (0110b) LINK100X Blink when link is 100/1000 Mbit/s
|
||||||
|
+ 0x7 (0111b) LINK10XX Blink when link is 10/100/1000 Mbit/s
|
||||||
|
+ 0x8 (1000b) PDOWN Blink when device is powered-down
|
||||||
|
+ 0x9 (1001b) EEE Blink when device is in EEE mode
|
||||||
|
+ 0xA (1010b) ANEG Blink when auto-negotiation is running
|
||||||
|
+ 0xB (1011b) ABIST Blink when analog self-test is running
|
||||||
|
+ 0xC (1100b) CDIAG Blink when cable diagnostics are runningning
|
||||||
|
+
|
||||||
|
+PULSE 3:0 RW Pulsing Configuration
|
||||||
|
+ The pulse field is a mask field by which certain events can be combined
|
||||||
|
+ ---
|
||||||
|
+ 0x0 (0000b) NONE No pulsing
|
||||||
|
+ 0x1 (0001b) TXACT Transmit activity
|
||||||
|
+ 0x2 (0010b) RXACT Receive activity
|
||||||
|
+ 0x4 (0100b) COL Collision
|
||||||
|
+ 0x8 (1000b) RES Reserved
|
|
@ -0,0 +1,45 @@
|
||||||
|
From ae0c287060749dc72c866484d12bd3cade8c517d Mon Sep 17 00:00:00 2001
|
||||||
|
From: Mathias Kresin <dev@kresin.me>
|
||||||
|
Date: Fri, 19 Jan 2018 20:19:06 +0100
|
||||||
|
Subject: [PATCH] MIPS: lantiq: autoselect matching vr9 rev gphy firmware
|
||||||
|
|
||||||
|
Add a custom xrx200 ethernet phy compatible to load the firmware matching
|
||||||
|
the vr9 revision without specifing an expected revision.
|
||||||
|
|
||||||
|
We have quite a few boards in the tree were later produced ones are using
|
||||||
|
a more recent vr9. It is impossible to distinguish which revision of the
|
||||||
|
vr9 is used without opening the case and removing a heatsink for some of
|
||||||
|
them.
|
||||||
|
|
||||||
|
Signed-off-by: Mathias Kresin <dev@kresin.me>
|
||||||
|
---
|
||||||
|
drivers/soc/lantiq/gphy.c | 11 +++++++++++
|
||||||
|
1 file changed, 11 insertions(+)
|
||||||
|
|
||||||
|
--- a/drivers/soc/lantiq/gphy.c
|
||||||
|
+++ b/drivers/soc/lantiq/gphy.c
|
||||||
|
@@ -55,6 +55,7 @@ static const struct xway_gphy_match_data
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct of_device_id xway_gphy_match[] = {
|
||||||
|
+ { .compatible = "lantiq,xrx200-gphy", .data = NULL },
|
||||||
|
{ .compatible = "lantiq,xrx200a1x-gphy", .data = &xrx200a1x_gphy_data },
|
||||||
|
{ .compatible = "lantiq,xrx200a2x-gphy", .data = &xrx200a2x_gphy_data },
|
||||||
|
{ .compatible = "lantiq,xrx300-gphy", .data = &xrx300_gphy_data },
|
||||||
|
@@ -111,6 +112,16 @@ static int xway_gphy_of_probe(struct pla
|
||||||
|
|
||||||
|
gphy_fw_name_cfg = of_device_get_match_data(dev);
|
||||||
|
|
||||||
|
+ if (of_device_is_compatible(pdev->dev.of_node, "lantiq,xrx200-gphy"))
|
||||||
|
+ switch (ltq_soc_type()) {
|
||||||
|
+ case SOC_TYPE_VR9:
|
||||||
|
+ gphy_fw_name_cfg = &xrx200a1x_gphy_data;
|
||||||
|
+ break;
|
||||||
|
+ case SOC_TYPE_VR9_2:
|
||||||
|
+ gphy_fw_name_cfg = &xrx200a2x_gphy_data;
|
||||||
|
+ break;
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
priv->gphy_clk_gate = devm_clk_get(dev, NULL);
|
||||||
|
if (IS_ERR(priv->gphy_clk_gate)) {
|
||||||
|
dev_err(dev, "Failed to lookup gate clock\n");
|
File diff suppressed because it is too large
Load Diff
|
@ -0,0 +1,62 @@
|
||||||
|
From 5b73d9955fb4b0e3c37f8f6c71910293246c89dc Mon Sep 17 00:00:00 2001
|
||||||
|
From: Mathias Kresin <dev@kresin.me>
|
||||||
|
Date: Thu, 22 Mar 2018 23:31:38 +0100
|
||||||
|
Subject: [PATCH 1/2] net: phy: intel-xway: add VR9 version number
|
||||||
|
|
||||||
|
The VR9 phy ids are matching only for the SoC version 1.2. Rename the
|
||||||
|
macros and change the names to take this into account.
|
||||||
|
|
||||||
|
Signed-off-by: Mathias Kresin <dev@kresin.me>
|
||||||
|
Signed-off-by: David S. Miller <davem@davemloft.net>
|
||||||
|
---
|
||||||
|
drivers/net/phy/intel-xway.c | 16 ++++++++--------
|
||||||
|
1 file changed, 8 insertions(+), 8 deletions(-)
|
||||||
|
|
||||||
|
--- a/drivers/net/phy/intel-xway.c
|
||||||
|
+++ b/drivers/net/phy/intel-xway.c
|
||||||
|
@@ -149,8 +149,8 @@
|
||||||
|
#define PHY_ID_PHY22F_1_4 0xD565A410
|
||||||
|
#define PHY_ID_PHY11G_1_5 0xD565A401
|
||||||
|
#define PHY_ID_PHY22F_1_5 0xD565A411
|
||||||
|
-#define PHY_ID_PHY11G_VR9 0xD565A409
|
||||||
|
-#define PHY_ID_PHY22F_VR9 0xD565A419
|
||||||
|
+#define PHY_ID_PHY11G_VR9_1_2 0xD565A409
|
||||||
|
+#define PHY_ID_PHY22F_VR9_1_2 0xD565A419
|
||||||
|
|
||||||
|
#if IS_ENABLED(CONFIG_OF_MDIO)
|
||||||
|
static int vr9_gphy_of_reg_init(struct phy_device *phydev)
|
||||||
|
@@ -366,9 +366,9 @@ static struct phy_driver xway_gphy[] = {
|
||||||
|
.suspend = genphy_suspend,
|
||||||
|
.resume = genphy_resume,
|
||||||
|
}, {
|
||||||
|
- .phy_id = PHY_ID_PHY11G_VR9,
|
||||||
|
+ .phy_id = PHY_ID_PHY11G_VR9_1_2,
|
||||||
|
.phy_id_mask = 0xffffffff,
|
||||||
|
- .name = "Intel XWAY PHY11G (xRX integrated)",
|
||||||
|
+ .name = "Intel XWAY PHY11G (xRX v1.2 integrated)",
|
||||||
|
.features = PHY_GBIT_FEATURES,
|
||||||
|
.flags = PHY_HAS_INTERRUPT,
|
||||||
|
.config_init = xway_gphy_config_init,
|
||||||
|
@@ -380,9 +380,9 @@ static struct phy_driver xway_gphy[] = {
|
||||||
|
.suspend = genphy_suspend,
|
||||||
|
.resume = genphy_resume,
|
||||||
|
}, {
|
||||||
|
- .phy_id = PHY_ID_PHY22F_VR9,
|
||||||
|
+ .phy_id = PHY_ID_PHY22F_VR9_1_2,
|
||||||
|
.phy_id_mask = 0xffffffff,
|
||||||
|
- .name = "Intel XWAY PHY22F (xRX integrated)",
|
||||||
|
+ .name = "Intel XWAY PHY22F (xRX v1.2 integrated)",
|
||||||
|
.features = PHY_BASIC_FEATURES,
|
||||||
|
.flags = PHY_HAS_INTERRUPT,
|
||||||
|
.config_init = xway_gphy_config_init,
|
||||||
|
@@ -404,8 +404,8 @@ static struct mdio_device_id __maybe_unu
|
||||||
|
{ PHY_ID_PHY22F_1_4, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY11G_1_5, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY22F_1_5, 0xffffffff },
|
||||||
|
- { PHY_ID_PHY11G_VR9, 0xffffffff },
|
||||||
|
- { PHY_ID_PHY22F_VR9, 0xffffffff },
|
||||||
|
+ { PHY_ID_PHY11G_VR9_1_2, 0xffffffff },
|
||||||
|
+ { PHY_ID_PHY22F_VR9_1_2, 0xffffffff },
|
||||||
|
{ }
|
||||||
|
};
|
||||||
|
MODULE_DEVICE_TABLE(mdio, xway_gphy_tbl);
|
|
@ -0,0 +1,69 @@
|
||||||
|
From f452518c982e57538e6d49da0a2c80eef22087ab Mon Sep 17 00:00:00 2001
|
||||||
|
From: Mathias Kresin <dev@kresin.me>
|
||||||
|
Date: Thu, 22 Mar 2018 23:31:39 +0100
|
||||||
|
Subject: [PATCH 2/2] net: phy: intel-xway: add VR9 v1.1 phy ids
|
||||||
|
|
||||||
|
The phys embedded into the v1.1 of the VR9 SoC are using different phy
|
||||||
|
ids. Add the phy ids to use the driver for this VR9 version as well.
|
||||||
|
|
||||||
|
Signed-off-by: Mathias Kresin <dev@kresin.me>
|
||||||
|
Signed-off-by: David S. Miller <davem@davemloft.net>
|
||||||
|
---
|
||||||
|
drivers/net/phy/intel-xway.c | 28 ++++++++++++++++++++++++++++
|
||||||
|
1 file changed, 28 insertions(+)
|
||||||
|
|
||||||
|
--- a/drivers/net/phy/intel-xway.c
|
||||||
|
+++ b/drivers/net/phy/intel-xway.c
|
||||||
|
@@ -149,6 +149,8 @@
|
||||||
|
#define PHY_ID_PHY22F_1_4 0xD565A410
|
||||||
|
#define PHY_ID_PHY11G_1_5 0xD565A401
|
||||||
|
#define PHY_ID_PHY22F_1_5 0xD565A411
|
||||||
|
+#define PHY_ID_PHY11G_VR9_1_1 0xD565A408
|
||||||
|
+#define PHY_ID_PHY22F_VR9_1_1 0xD565A418
|
||||||
|
#define PHY_ID_PHY11G_VR9_1_2 0xD565A409
|
||||||
|
#define PHY_ID_PHY22F_VR9_1_2 0xD565A419
|
||||||
|
|
||||||
|
@@ -366,6 +368,34 @@ static struct phy_driver xway_gphy[] = {
|
||||||
|
.suspend = genphy_suspend,
|
||||||
|
.resume = genphy_resume,
|
||||||
|
}, {
|
||||||
|
+ .phy_id = PHY_ID_PHY11G_VR9_1_1,
|
||||||
|
+ .phy_id_mask = 0xffffffff,
|
||||||
|
+ .name = "Intel XWAY PHY11G (xRX v1.1 integrated)",
|
||||||
|
+ .features = PHY_GBIT_FEATURES,
|
||||||
|
+ .flags = PHY_HAS_INTERRUPT,
|
||||||
|
+ .config_init = xway_gphy_config_init,
|
||||||
|
+ .config_aneg = genphy_config_aneg,
|
||||||
|
+ .read_status = genphy_read_status,
|
||||||
|
+ .ack_interrupt = xway_gphy_ack_interrupt,
|
||||||
|
+ .did_interrupt = xway_gphy_did_interrupt,
|
||||||
|
+ .config_intr = xway_gphy_config_intr,
|
||||||
|
+ .suspend = genphy_suspend,
|
||||||
|
+ .resume = genphy_resume,
|
||||||
|
+ }, {
|
||||||
|
+ .phy_id = PHY_ID_PHY22F_VR9_1_1,
|
||||||
|
+ .phy_id_mask = 0xffffffff,
|
||||||
|
+ .name = "Intel XWAY PHY22F (xRX v1.1 integrated)",
|
||||||
|
+ .features = PHY_BASIC_FEATURES,
|
||||||
|
+ .flags = PHY_HAS_INTERRUPT,
|
||||||
|
+ .config_init = xway_gphy_config_init,
|
||||||
|
+ .config_aneg = genphy_config_aneg,
|
||||||
|
+ .read_status = genphy_read_status,
|
||||||
|
+ .ack_interrupt = xway_gphy_ack_interrupt,
|
||||||
|
+ .did_interrupt = xway_gphy_did_interrupt,
|
||||||
|
+ .config_intr = xway_gphy_config_intr,
|
||||||
|
+ .suspend = genphy_suspend,
|
||||||
|
+ .resume = genphy_resume,
|
||||||
|
+ }, {
|
||||||
|
.phy_id = PHY_ID_PHY11G_VR9_1_2,
|
||||||
|
.phy_id_mask = 0xffffffff,
|
||||||
|
.name = "Intel XWAY PHY11G (xRX v1.2 integrated)",
|
||||||
|
@@ -404,6 +434,8 @@ static struct mdio_device_id __maybe_unu
|
||||||
|
{ PHY_ID_PHY22F_1_4, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY11G_1_5, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY22F_1_5, 0xffffffff },
|
||||||
|
+ { PHY_ID_PHY11G_VR9_1_1, 0xffffffff },
|
||||||
|
+ { PHY_ID_PHY22F_VR9_1_1, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY11G_VR9_1_2, 0xffffffff },
|
||||||
|
{ PHY_ID_PHY22F_VR9_1_2, 0xffffffff },
|
||||||
|
{ }
|
|
@ -0,0 +1,868 @@
|
||||||
|
From 870ed9cae083ff8a60a739ef7e74c5a1800533be Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Tue, 9 Sep 2014 22:45:34 +0200
|
||||||
|
Subject: [PATCH 28/36] NET: lantiq: various etop fixes
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/net/ethernet/lantiq_etop.c | 555 +++++++++++++++++++++++++-----------
|
||||||
|
1 file changed, 389 insertions(+), 166 deletions(-)
|
||||||
|
|
||||||
|
--- a/drivers/net/ethernet/lantiq_etop.c
|
||||||
|
+++ b/drivers/net/ethernet/lantiq_etop.c
|
||||||
|
@@ -11,7 +11,7 @@
|
||||||
|
* You should have received a copy of the GNU General Public License
|
||||||
|
* along with this program; if not, see <http://www.gnu.org/licenses/>.
|
||||||
|
*
|
||||||
|
- * Copyright (C) 2011 John Crispin <blogic@openwrt.org>
|
||||||
|
+ * Copyright (C) 2011-12 John Crispin <blogic@openwrt.org>
|
||||||
|
*/
|
||||||
|
|
||||||
|
#include <linux/kernel.h>
|
||||||
|
@@ -30,11 +30,16 @@
|
||||||
|
#include <linux/mm.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
#include <linux/ethtool.h>
|
||||||
|
+#include <linux/if_vlan.h>
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/delay.h>
|
||||||
|
#include <linux/io.h>
|
||||||
|
#include <linux/dma-mapping.h>
|
||||||
|
#include <linux/module.h>
|
||||||
|
+#include <linux/clk.h>
|
||||||
|
+#include <linux/of_net.h>
|
||||||
|
+#include <linux/of_irq.h>
|
||||||
|
+#include <linux/of_platform.h>
|
||||||
|
|
||||||
|
#include <asm/checksum.h>
|
||||||
|
|
||||||
|
@@ -42,7 +47,7 @@
|
||||||
|
#include <xway_dma.h>
|
||||||
|
#include <lantiq_platform.h>
|
||||||
|
|
||||||
|
-#define LTQ_ETOP_MDIO 0x11804
|
||||||
|
+#define LTQ_ETOP_MDIO_ACC 0x11804
|
||||||
|
#define MDIO_REQUEST 0x80000000
|
||||||
|
#define MDIO_READ 0x40000000
|
||||||
|
#define MDIO_ADDR_MASK 0x1f
|
||||||
|
@@ -51,44 +56,91 @@
|
||||||
|
#define MDIO_REG_OFFSET 0x10
|
||||||
|
#define MDIO_VAL_MASK 0xffff
|
||||||
|
|
||||||
|
-#define PPE32_CGEN 0x800
|
||||||
|
-#define LQ_PPE32_ENET_MAC_CFG 0x1840
|
||||||
|
+#define LTQ_ETOP_MDIO_CFG 0x11800
|
||||||
|
+#define MDIO_CFG_MASK 0x6
|
||||||
|
+
|
||||||
|
+#define LTQ_ETOP_CFG 0x11808
|
||||||
|
+#define LTQ_ETOP_IGPLEN 0x11820
|
||||||
|
+#define LTQ_ETOP_MAC_CFG 0x11840
|
||||||
|
|
||||||
|
#define LTQ_ETOP_ENETS0 0x11850
|
||||||
|
#define LTQ_ETOP_MAC_DA0 0x1186C
|
||||||
|
#define LTQ_ETOP_MAC_DA1 0x11870
|
||||||
|
-#define LTQ_ETOP_CFG 0x16020
|
||||||
|
-#define LTQ_ETOP_IGPLEN 0x16080
|
||||||
|
+
|
||||||
|
+#define MAC_CFG_MASK 0xfff
|
||||||
|
+#define MAC_CFG_CGEN (1 << 11)
|
||||||
|
+#define MAC_CFG_DUPLEX (1 << 2)
|
||||||
|
+#define MAC_CFG_SPEED (1 << 1)
|
||||||
|
+#define MAC_CFG_LINK (1 << 0)
|
||||||
|
|
||||||
|
#define MAX_DMA_CHAN 0x8
|
||||||
|
#define MAX_DMA_CRC_LEN 0x4
|
||||||
|
#define MAX_DMA_DATA_LEN 0x600
|
||||||
|
|
||||||
|
#define ETOP_FTCU BIT(28)
|
||||||
|
-#define ETOP_MII_MASK 0xf
|
||||||
|
-#define ETOP_MII_NORMAL 0xd
|
||||||
|
-#define ETOP_MII_REVERSE 0xe
|
||||||
|
#define ETOP_PLEN_UNDER 0x40
|
||||||
|
-#define ETOP_CGEN 0x800
|
||||||
|
+#define ETOP_CFG_MII0 0x01
|
||||||
|
|
||||||
|
-/* use 2 static channels for TX/RX */
|
||||||
|
-#define LTQ_ETOP_TX_CHANNEL 1
|
||||||
|
-#define LTQ_ETOP_RX_CHANNEL 6
|
||||||
|
-#define IS_TX(x) (x == LTQ_ETOP_TX_CHANNEL)
|
||||||
|
-#define IS_RX(x) (x == LTQ_ETOP_RX_CHANNEL)
|
||||||
|
+#define ETOP_CFG_MASK 0xfff
|
||||||
|
+#define ETOP_CFG_FEN0 (1 << 8)
|
||||||
|
+#define ETOP_CFG_SEN0 (1 << 6)
|
||||||
|
+#define ETOP_CFG_OFF1 (1 << 3)
|
||||||
|
+#define ETOP_CFG_REMII0 (1 << 1)
|
||||||
|
+#define ETOP_CFG_OFF0 (1 << 0)
|
||||||
|
+
|
||||||
|
+#define LTQ_GBIT_MDIO_CTL 0xCC
|
||||||
|
+#define LTQ_GBIT_MDIO_DATA 0xd0
|
||||||
|
+#define LTQ_GBIT_GCTL0 0x68
|
||||||
|
+#define LTQ_GBIT_PMAC_HD_CTL 0x8c
|
||||||
|
+#define LTQ_GBIT_P0_CTL 0x4
|
||||||
|
+#define LTQ_GBIT_PMAC_RX_IPG 0xa8
|
||||||
|
+#define LTQ_GBIT_RGMII_CTL 0x78
|
||||||
|
+
|
||||||
|
+#define PMAC_HD_CTL_AS (1 << 19)
|
||||||
|
+#define PMAC_HD_CTL_RXSH (1 << 22)
|
||||||
|
+
|
||||||
|
+/* Switch Enable (0=disable, 1=enable) */
|
||||||
|
+#define GCTL0_SE 0x80000000
|
||||||
|
+/* Disable MDIO auto polling (0=disable, 1=enable) */
|
||||||
|
+#define PX_CTL_DMDIO 0x00400000
|
||||||
|
+
|
||||||
|
+/* MDC clock divider, clock = 25MHz/((MDC_CLOCK + 1) * 2) */
|
||||||
|
+#define MDC_CLOCK_MASK 0xff000000
|
||||||
|
+#define MDC_CLOCK_OFFSET 24
|
||||||
|
+
|
||||||
|
+/* register information for the gbit's MDIO bus */
|
||||||
|
+#define MDIO_XR9_REQUEST 0x00008000
|
||||||
|
+#define MDIO_XR9_READ 0x00000800
|
||||||
|
+#define MDIO_XR9_WRITE 0x00000400
|
||||||
|
+#define MDIO_XR9_REG_MASK 0x1f
|
||||||
|
+#define MDIO_XR9_ADDR_MASK 0x1f
|
||||||
|
+#define MDIO_XR9_RD_MASK 0xffff
|
||||||
|
+#define MDIO_XR9_REG_OFFSET 0
|
||||||
|
+#define MDIO_XR9_ADDR_OFFSET 5
|
||||||
|
+#define MDIO_XR9_WR_OFFSET 16
|
||||||
|
|
||||||
|
+#define LTQ_DMA_ETOP ((of_machine_is_compatible("lantiq,ase")) ? \
|
||||||
|
+ (INT_NUM_IM3_IRL0) : (INT_NUM_IM2_IRL0))
|
||||||
|
+
|
||||||
|
+/* the newer xway socks have a embedded 3/7 port gbit multiplexer */
|
||||||
|
#define ltq_etop_r32(x) ltq_r32(ltq_etop_membase + (x))
|
||||||
|
#define ltq_etop_w32(x, y) ltq_w32(x, ltq_etop_membase + (y))
|
||||||
|
#define ltq_etop_w32_mask(x, y, z) \
|
||||||
|
ltq_w32_mask(x, y, ltq_etop_membase + (z))
|
||||||
|
|
||||||
|
-#define DRV_VERSION "1.0"
|
||||||
|
+#define ltq_gbit_r32(x) ltq_r32(ltq_gbit_membase + (x))
|
||||||
|
+#define ltq_gbit_w32(x, y) ltq_w32(x, ltq_gbit_membase + (y))
|
||||||
|
+#define ltq_gbit_w32_mask(x, y, z) \
|
||||||
|
+ ltq_w32_mask(x, y, ltq_gbit_membase + (z))
|
||||||
|
+
|
||||||
|
+#define DRV_VERSION "1.2"
|
||||||
|
|
||||||
|
static void __iomem *ltq_etop_membase;
|
||||||
|
+static void __iomem *ltq_gbit_membase;
|
||||||
|
|
||||||
|
struct ltq_etop_chan {
|
||||||
|
- int idx;
|
||||||
|
int tx_free;
|
||||||
|
+ int irq;
|
||||||
|
struct net_device *netdev;
|
||||||
|
struct napi_struct napi;
|
||||||
|
struct ltq_dma_channel dma;
|
||||||
|
@@ -98,21 +150,34 @@ struct ltq_etop_chan {
|
||||||
|
struct ltq_etop_priv {
|
||||||
|
struct net_device *netdev;
|
||||||
|
struct platform_device *pdev;
|
||||||
|
- struct ltq_eth_data *pldata;
|
||||||
|
struct resource *res;
|
||||||
|
|
||||||
|
struct mii_bus *mii_bus;
|
||||||
|
|
||||||
|
- struct ltq_etop_chan ch[MAX_DMA_CHAN];
|
||||||
|
- int tx_free[MAX_DMA_CHAN >> 1];
|
||||||
|
+ struct ltq_etop_chan txch;
|
||||||
|
+ struct ltq_etop_chan rxch;
|
||||||
|
+
|
||||||
|
+ int tx_irq;
|
||||||
|
+ int rx_irq;
|
||||||
|
+
|
||||||
|
+ unsigned char mac[6];
|
||||||
|
+ int mii_mode;
|
||||||
|
|
||||||
|
spinlock_t lock;
|
||||||
|
+
|
||||||
|
+ struct clk *clk_ppe;
|
||||||
|
+ struct clk *clk_switch;
|
||||||
|
+ struct clk *clk_ephy;
|
||||||
|
+ struct clk *clk_ephycgu;
|
||||||
|
};
|
||||||
|
|
||||||
|
+static int ltq_etop_mdio_wr(struct mii_bus *bus, int phy_addr,
|
||||||
|
+ int phy_reg, u16 phy_data);
|
||||||
|
+
|
||||||
|
static int
|
||||||
|
ltq_etop_alloc_skb(struct ltq_etop_chan *ch)
|
||||||
|
{
|
||||||
|
- ch->skb[ch->dma.desc] = netdev_alloc_skb(ch->netdev, MAX_DMA_DATA_LEN);
|
||||||
|
+ ch->skb[ch->dma.desc] = dev_alloc_skb(MAX_DMA_DATA_LEN);
|
||||||
|
if (!ch->skb[ch->dma.desc])
|
||||||
|
return -ENOMEM;
|
||||||
|
ch->dma.desc_base[ch->dma.desc].addr = dma_map_single(NULL,
|
||||||
|
@@ -147,8 +212,11 @@ ltq_etop_hw_receive(struct ltq_etop_chan
|
||||||
|
spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
|
||||||
|
skb_put(skb, len);
|
||||||
|
+ skb->dev = ch->netdev;
|
||||||
|
skb->protocol = eth_type_trans(skb, ch->netdev);
|
||||||
|
netif_receive_skb(skb);
|
||||||
|
+ ch->netdev->stats.rx_packets++;
|
||||||
|
+ ch->netdev->stats.rx_bytes += len;
|
||||||
|
}
|
||||||
|
|
||||||
|
static int
|
||||||
|
@@ -156,7 +224,9 @@ ltq_etop_poll_rx(struct napi_struct *nap
|
||||||
|
{
|
||||||
|
struct ltq_etop_chan *ch = container_of(napi,
|
||||||
|
struct ltq_etop_chan, napi);
|
||||||
|
+ struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
|
||||||
|
int work_done = 0;
|
||||||
|
+ unsigned long flags;
|
||||||
|
|
||||||
|
while (work_done < budget) {
|
||||||
|
struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
|
||||||
|
@@ -168,7 +238,9 @@ ltq_etop_poll_rx(struct napi_struct *nap
|
||||||
|
}
|
||||||
|
if (work_done < budget) {
|
||||||
|
napi_complete_done(&ch->napi, work_done);
|
||||||
|
+ spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
ltq_dma_ack_irq(&ch->dma);
|
||||||
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
}
|
||||||
|
return work_done;
|
||||||
|
}
|
||||||
|
@@ -180,12 +252,14 @@ ltq_etop_poll_tx(struct napi_struct *nap
|
||||||
|
container_of(napi, struct ltq_etop_chan, napi);
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(ch->netdev);
|
||||||
|
struct netdev_queue *txq =
|
||||||
|
- netdev_get_tx_queue(ch->netdev, ch->idx >> 1);
|
||||||
|
+ netdev_get_tx_queue(ch->netdev, ch->dma.nr >> 1);
|
||||||
|
unsigned long flags;
|
||||||
|
|
||||||
|
spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
while ((ch->dma.desc_base[ch->tx_free].ctl &
|
||||||
|
(LTQ_DMA_OWN | LTQ_DMA_C)) == LTQ_DMA_C) {
|
||||||
|
+ ch->netdev->stats.tx_packets++;
|
||||||
|
+ ch->netdev->stats.tx_bytes += ch->skb[ch->tx_free]->len;
|
||||||
|
dev_kfree_skb_any(ch->skb[ch->tx_free]);
|
||||||
|
ch->skb[ch->tx_free] = NULL;
|
||||||
|
memset(&ch->dma.desc_base[ch->tx_free], 0,
|
||||||
|
@@ -198,7 +272,9 @@ ltq_etop_poll_tx(struct napi_struct *nap
|
||||||
|
if (netif_tx_queue_stopped(txq))
|
||||||
|
netif_tx_start_queue(txq);
|
||||||
|
napi_complete(&ch->napi);
|
||||||
|
+ spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
ltq_dma_ack_irq(&ch->dma);
|
||||||
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
return 1;
|
||||||
|
}
|
||||||
|
|
||||||
|
@@ -206,9 +282,10 @@ static irqreturn_t
|
||||||
|
ltq_etop_dma_irq(int irq, void *_priv)
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = _priv;
|
||||||
|
- int ch = irq - LTQ_DMA_CH0_INT;
|
||||||
|
-
|
||||||
|
- napi_schedule(&priv->ch[ch].napi);
|
||||||
|
+ if (irq == priv->txch.dma.irq)
|
||||||
|
+ napi_schedule(&priv->txch.napi);
|
||||||
|
+ else
|
||||||
|
+ napi_schedule(&priv->rxch.napi);
|
||||||
|
return IRQ_HANDLED;
|
||||||
|
}
|
||||||
|
|
||||||
|
@@ -220,7 +297,7 @@ ltq_etop_free_channel(struct net_device
|
||||||
|
ltq_dma_free(&ch->dma);
|
||||||
|
if (ch->dma.irq)
|
||||||
|
free_irq(ch->dma.irq, priv);
|
||||||
|
- if (IS_RX(ch->idx)) {
|
||||||
|
+ if (ch == &priv->txch) {
|
||||||
|
int desc;
|
||||||
|
for (desc = 0; desc < LTQ_DESC_NUM; desc++)
|
||||||
|
dev_kfree_skb_any(ch->skb[ch->dma.desc]);
|
||||||
|
@@ -231,65 +308,133 @@ static void
|
||||||
|
ltq_etop_hw_exit(struct net_device *dev)
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
- int i;
|
||||||
|
|
||||||
|
- ltq_pmu_disable(PMU_PPE);
|
||||||
|
- for (i = 0; i < MAX_DMA_CHAN; i++)
|
||||||
|
- if (IS_TX(i) || IS_RX(i))
|
||||||
|
- ltq_etop_free_channel(dev, &priv->ch[i]);
|
||||||
|
+ clk_disable(priv->clk_ppe);
|
||||||
|
+
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9"))
|
||||||
|
+ clk_disable(priv->clk_switch);
|
||||||
|
+
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ase")) {
|
||||||
|
+ clk_disable(priv->clk_ephy);
|
||||||
|
+ clk_disable(priv->clk_ephycgu);
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
+ ltq_etop_free_channel(dev, &priv->txch);
|
||||||
|
+ ltq_etop_free_channel(dev, &priv->rxch);
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+static void
|
||||||
|
+ltq_etop_gbit_init(struct net_device *dev)
|
||||||
|
+{
|
||||||
|
+ struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
+
|
||||||
|
+ clk_enable(priv->clk_switch);
|
||||||
|
+
|
||||||
|
+ /* enable gbit port0 on the SoC */
|
||||||
|
+ ltq_gbit_w32_mask((1 << 17), (1 << 18), LTQ_GBIT_P0_CTL);
|
||||||
|
+
|
||||||
|
+ ltq_gbit_w32_mask(0, GCTL0_SE, LTQ_GBIT_GCTL0);
|
||||||
|
+ /* disable MDIO auto polling mode */
|
||||||
|
+ ltq_gbit_w32_mask(0, PX_CTL_DMDIO, LTQ_GBIT_P0_CTL);
|
||||||
|
+ /* set 1522 packet size */
|
||||||
|
+ ltq_gbit_w32_mask(0x300, 0, LTQ_GBIT_GCTL0);
|
||||||
|
+ /* disable pmac & dmac headers */
|
||||||
|
+ ltq_gbit_w32_mask(PMAC_HD_CTL_AS | PMAC_HD_CTL_RXSH, 0,
|
||||||
|
+ LTQ_GBIT_PMAC_HD_CTL);
|
||||||
|
+ /* Due to traffic halt when burst length 8,
|
||||||
|
+ replace default IPG value with 0x3B */
|
||||||
|
+ ltq_gbit_w32(0x3B, LTQ_GBIT_PMAC_RX_IPG);
|
||||||
|
+ /* set mdc clock to 2.5 MHz */
|
||||||
|
+ ltq_gbit_w32_mask(MDC_CLOCK_MASK, 4 << MDC_CLOCK_OFFSET,
|
||||||
|
+ LTQ_GBIT_RGMII_CTL);
|
||||||
|
}
|
||||||
|
|
||||||
|
static int
|
||||||
|
ltq_etop_hw_init(struct net_device *dev)
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
- int i;
|
||||||
|
+ int mii_mode = priv->mii_mode;
|
||||||
|
|
||||||
|
- ltq_pmu_enable(PMU_PPE);
|
||||||
|
+ clk_enable(priv->clk_ppe);
|
||||||
|
|
||||||
|
- switch (priv->pldata->mii_mode) {
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9")) {
|
||||||
|
+ ltq_etop_gbit_init(dev);
|
||||||
|
+ /* force the etops link to the gbit to MII */
|
||||||
|
+ mii_mode = PHY_INTERFACE_MODE_MII;
|
||||||
|
+ }
|
||||||
|
+ ltq_etop_w32_mask(MDIO_CFG_MASK, 0, LTQ_ETOP_MDIO_CFG);
|
||||||
|
+ ltq_etop_w32_mask(MAC_CFG_MASK, MAC_CFG_CGEN | MAC_CFG_DUPLEX |
|
||||||
|
+ MAC_CFG_SPEED | MAC_CFG_LINK, LTQ_ETOP_MAC_CFG);
|
||||||
|
+
|
||||||
|
+ switch (mii_mode) {
|
||||||
|
case PHY_INTERFACE_MODE_RMII:
|
||||||
|
- ltq_etop_w32_mask(ETOP_MII_MASK,
|
||||||
|
- ETOP_MII_REVERSE, LTQ_ETOP_CFG);
|
||||||
|
+ ltq_etop_w32_mask(ETOP_CFG_MASK, ETOP_CFG_REMII0 | ETOP_CFG_OFF1 |
|
||||||
|
+ ETOP_CFG_SEN0 | ETOP_CFG_FEN0, LTQ_ETOP_CFG);
|
||||||
|
break;
|
||||||
|
|
||||||
|
case PHY_INTERFACE_MODE_MII:
|
||||||
|
- ltq_etop_w32_mask(ETOP_MII_MASK,
|
||||||
|
- ETOP_MII_NORMAL, LTQ_ETOP_CFG);
|
||||||
|
+ ltq_etop_w32_mask(ETOP_CFG_MASK, ETOP_CFG_OFF1 |
|
||||||
|
+ ETOP_CFG_SEN0 | ETOP_CFG_FEN0, LTQ_ETOP_CFG);
|
||||||
|
break;
|
||||||
|
|
||||||
|
default:
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ase")) {
|
||||||
|
+ clk_enable(priv->clk_ephy);
|
||||||
|
+ /* disable external MII */
|
||||||
|
+ ltq_etop_w32_mask(0, ETOP_CFG_MII0, LTQ_ETOP_CFG);
|
||||||
|
+ /* enable clock for internal PHY */
|
||||||
|
+ clk_enable(priv->clk_ephycgu);
|
||||||
|
+ /* we need to write this magic to the internal phy to
|
||||||
|
+ make it work */
|
||||||
|
+ ltq_etop_mdio_wr(NULL, 0x8, 0x12, 0xC020);
|
||||||
|
+ pr_info("Selected EPHY mode\n");
|
||||||
|
+ break;
|
||||||
|
+ }
|
||||||
|
netdev_err(dev, "unknown mii mode %d\n",
|
||||||
|
- priv->pldata->mii_mode);
|
||||||
|
+ mii_mode);
|
||||||
|
return -ENOTSUPP;
|
||||||
|
}
|
||||||
|
|
||||||
|
- /* enable crc generation */
|
||||||
|
- ltq_etop_w32(PPE32_CGEN, LQ_PPE32_ENET_MAC_CFG);
|
||||||
|
+ return 0;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+static int
|
||||||
|
+ltq_etop_dma_init(struct net_device *dev)
|
||||||
|
+{
|
||||||
|
+ struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
+ int tx = priv->tx_irq - LTQ_DMA_ETOP;
|
||||||
|
+ int rx = priv->rx_irq - LTQ_DMA_ETOP;
|
||||||
|
+ int err;
|
||||||
|
|
||||||
|
ltq_dma_init_port(DMA_PORT_ETOP);
|
||||||
|
|
||||||
|
- for (i = 0; i < MAX_DMA_CHAN; i++) {
|
||||||
|
- int irq = LTQ_DMA_CH0_INT + i;
|
||||||
|
- struct ltq_etop_chan *ch = &priv->ch[i];
|
||||||
|
-
|
||||||
|
- ch->idx = ch->dma.nr = i;
|
||||||
|
-
|
||||||
|
- if (IS_TX(i)) {
|
||||||
|
- ltq_dma_alloc_tx(&ch->dma);
|
||||||
|
- request_irq(irq, ltq_etop_dma_irq, 0, "etop_tx", priv);
|
||||||
|
- } else if (IS_RX(i)) {
|
||||||
|
- ltq_dma_alloc_rx(&ch->dma);
|
||||||
|
- for (ch->dma.desc = 0; ch->dma.desc < LTQ_DESC_NUM;
|
||||||
|
- ch->dma.desc++)
|
||||||
|
- if (ltq_etop_alloc_skb(ch))
|
||||||
|
- return -ENOMEM;
|
||||||
|
- ch->dma.desc = 0;
|
||||||
|
- request_irq(irq, ltq_etop_dma_irq, 0, "etop_rx", priv);
|
||||||
|
+ priv->txch.dma.nr = tx;
|
||||||
|
+ ltq_dma_alloc_tx(&priv->txch.dma);
|
||||||
|
+ err = request_irq(priv->tx_irq, ltq_etop_dma_irq, 0, "eth_tx", priv);
|
||||||
|
+ if (err) {
|
||||||
|
+ netdev_err(dev, "failed to allocate tx irq\n");
|
||||||
|
+ goto err_out;
|
||||||
|
+ }
|
||||||
|
+ priv->txch.dma.irq = priv->tx_irq;
|
||||||
|
+
|
||||||
|
+ priv->rxch.dma.nr = rx;
|
||||||
|
+ ltq_dma_alloc_rx(&priv->rxch.dma);
|
||||||
|
+ for (priv->rxch.dma.desc = 0; priv->rxch.dma.desc < LTQ_DESC_NUM;
|
||||||
|
+ priv->rxch.dma.desc++) {
|
||||||
|
+ if (ltq_etop_alloc_skb(&priv->rxch)) {
|
||||||
|
+ netdev_err(dev, "failed to allocate skbs\n");
|
||||||
|
+ err = -ENOMEM;
|
||||||
|
+ goto err_out;
|
||||||
|
}
|
||||||
|
- ch->dma.irq = irq;
|
||||||
|
}
|
||||||
|
- return 0;
|
||||||
|
+ priv->rxch.dma.desc = 0;
|
||||||
|
+ err = request_irq(priv->rx_irq, ltq_etop_dma_irq, 0, "eth_rx", priv);
|
||||||
|
+ if (err)
|
||||||
|
+ netdev_err(dev, "failed to allocate rx irq\n");
|
||||||
|
+ else
|
||||||
|
+ priv->rxch.dma.irq = priv->rx_irq;
|
||||||
|
+err_out:
|
||||||
|
+ return err;
|
||||||
|
}
|
||||||
|
|
||||||
|
static void
|
||||||
|
@@ -308,6 +453,39 @@ static const struct ethtool_ops ltq_etop
|
||||||
|
};
|
||||||
|
|
||||||
|
static int
|
||||||
|
+ltq_etop_mdio_wr_xr9(struct mii_bus *bus, int phy_addr,
|
||||||
|
+ int phy_reg, u16 phy_data)
|
||||||
|
+{
|
||||||
|
+ u32 val = MDIO_XR9_REQUEST | MDIO_XR9_WRITE |
|
||||||
|
+ (phy_data << MDIO_XR9_WR_OFFSET) |
|
||||||
|
+ ((phy_addr & MDIO_XR9_ADDR_MASK) << MDIO_XR9_ADDR_OFFSET) |
|
||||||
|
+ ((phy_reg & MDIO_XR9_REG_MASK) << MDIO_XR9_REG_OFFSET);
|
||||||
|
+
|
||||||
|
+ while (ltq_gbit_r32(LTQ_GBIT_MDIO_CTL) & MDIO_XR9_REQUEST)
|
||||||
|
+ ;
|
||||||
|
+ ltq_gbit_w32(val, LTQ_GBIT_MDIO_CTL);
|
||||||
|
+ while (ltq_gbit_r32(LTQ_GBIT_MDIO_CTL) & MDIO_XR9_REQUEST)
|
||||||
|
+ ;
|
||||||
|
+ return 0;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+static int
|
||||||
|
+ltq_etop_mdio_rd_xr9(struct mii_bus *bus, int phy_addr, int phy_reg)
|
||||||
|
+{
|
||||||
|
+ u32 val = MDIO_XR9_REQUEST | MDIO_XR9_READ |
|
||||||
|
+ ((phy_addr & MDIO_XR9_ADDR_MASK) << MDIO_XR9_ADDR_OFFSET) |
|
||||||
|
+ ((phy_reg & MDIO_XR9_REG_MASK) << MDIO_XR9_REG_OFFSET);
|
||||||
|
+
|
||||||
|
+ while (ltq_gbit_r32(LTQ_GBIT_MDIO_CTL) & MDIO_XR9_REQUEST)
|
||||||
|
+ ;
|
||||||
|
+ ltq_gbit_w32(val, LTQ_GBIT_MDIO_CTL);
|
||||||
|
+ while (ltq_gbit_r32(LTQ_GBIT_MDIO_CTL) & MDIO_XR9_REQUEST)
|
||||||
|
+ ;
|
||||||
|
+ val = ltq_gbit_r32(LTQ_GBIT_MDIO_DATA) & MDIO_XR9_RD_MASK;
|
||||||
|
+ return val;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+static int
|
||||||
|
ltq_etop_mdio_wr(struct mii_bus *bus, int phy_addr, int phy_reg, u16 phy_data)
|
||||||
|
{
|
||||||
|
u32 val = MDIO_REQUEST |
|
||||||
|
@@ -315,9 +493,9 @@ ltq_etop_mdio_wr(struct mii_bus *bus, in
|
||||||
|
((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET) |
|
||||||
|
phy_data;
|
||||||
|
|
||||||
|
- while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
|
||||||
|
+ while (ltq_etop_r32(LTQ_ETOP_MDIO_ACC) & MDIO_REQUEST)
|
||||||
|
;
|
||||||
|
- ltq_etop_w32(val, LTQ_ETOP_MDIO);
|
||||||
|
+ ltq_etop_w32(val, LTQ_ETOP_MDIO_ACC);
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
@@ -328,12 +506,12 @@ ltq_etop_mdio_rd(struct mii_bus *bus, in
|
||||||
|
((phy_addr & MDIO_ADDR_MASK) << MDIO_ADDR_OFFSET) |
|
||||||
|
((phy_reg & MDIO_REG_MASK) << MDIO_REG_OFFSET);
|
||||||
|
|
||||||
|
- while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
|
||||||
|
+ while (ltq_etop_r32(LTQ_ETOP_MDIO_ACC) & MDIO_REQUEST)
|
||||||
|
;
|
||||||
|
- ltq_etop_w32(val, LTQ_ETOP_MDIO);
|
||||||
|
- while (ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_REQUEST)
|
||||||
|
+ ltq_etop_w32(val, LTQ_ETOP_MDIO_ACC);
|
||||||
|
+ while (ltq_etop_r32(LTQ_ETOP_MDIO_ACC) & MDIO_REQUEST)
|
||||||
|
;
|
||||||
|
- val = ltq_etop_r32(LTQ_ETOP_MDIO) & MDIO_VAL_MASK;
|
||||||
|
+ val = ltq_etop_r32(LTQ_ETOP_MDIO_ACC) & MDIO_VAL_MASK;
|
||||||
|
return val;
|
||||||
|
}
|
||||||
|
|
||||||
|
@@ -348,8 +526,18 @@ ltq_etop_mdio_probe(struct net_device *d
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
struct phy_device *phydev;
|
||||||
|
+ u32 phy_supported = (SUPPORTED_10baseT_Half
|
||||||
|
+ | SUPPORTED_10baseT_Full
|
||||||
|
+ | SUPPORTED_100baseT_Half
|
||||||
|
+ | SUPPORTED_100baseT_Full
|
||||||
|
+ | SUPPORTED_Autoneg
|
||||||
|
+ | SUPPORTED_MII
|
||||||
|
+ | SUPPORTED_TP);
|
||||||
|
|
||||||
|
- phydev = phy_find_first(priv->mii_bus);
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ase"))
|
||||||
|
+ phydev = mdiobus_get_phy(priv->mii_bus, 8);
|
||||||
|
+ else
|
||||||
|
+ phydev = mdiobus_get_phy(priv->mii_bus, 0);
|
||||||
|
|
||||||
|
if (!phydev) {
|
||||||
|
netdev_err(dev, "no PHY found\n");
|
||||||
|
@@ -357,21 +545,18 @@ ltq_etop_mdio_probe(struct net_device *d
|
||||||
|
}
|
||||||
|
|
||||||
|
phydev = phy_connect(dev, phydev_name(phydev),
|
||||||
|
- <q_etop_mdio_link, priv->pldata->mii_mode);
|
||||||
|
+ <q_etop_mdio_link, priv->mii_mode);
|
||||||
|
|
||||||
|
if (IS_ERR(phydev)) {
|
||||||
|
netdev_err(dev, "Could not attach to PHY\n");
|
||||||
|
return PTR_ERR(phydev);
|
||||||
|
}
|
||||||
|
|
||||||
|
- phydev->supported &= (SUPPORTED_10baseT_Half
|
||||||
|
- | SUPPORTED_10baseT_Full
|
||||||
|
- | SUPPORTED_100baseT_Half
|
||||||
|
- | SUPPORTED_100baseT_Full
|
||||||
|
- | SUPPORTED_Autoneg
|
||||||
|
- | SUPPORTED_MII
|
||||||
|
- | SUPPORTED_TP);
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9"))
|
||||||
|
+ phy_supported |= SUPPORTED_1000baseT_Half
|
||||||
|
+ | SUPPORTED_1000baseT_Full;
|
||||||
|
|
||||||
|
+ phydev->supported &= phy_supported;
|
||||||
|
phydev->advertising = phydev->supported;
|
||||||
|
phy_attached_info(phydev);
|
||||||
|
|
||||||
|
@@ -392,8 +577,13 @@ ltq_etop_mdio_init(struct net_device *de
|
||||||
|
}
|
||||||
|
|
||||||
|
priv->mii_bus->priv = dev;
|
||||||
|
- priv->mii_bus->read = ltq_etop_mdio_rd;
|
||||||
|
- priv->mii_bus->write = ltq_etop_mdio_wr;
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9")) {
|
||||||
|
+ priv->mii_bus->read = ltq_etop_mdio_rd_xr9;
|
||||||
|
+ priv->mii_bus->write = ltq_etop_mdio_wr_xr9;
|
||||||
|
+ } else {
|
||||||
|
+ priv->mii_bus->read = ltq_etop_mdio_rd;
|
||||||
|
+ priv->mii_bus->write = ltq_etop_mdio_wr;
|
||||||
|
+ }
|
||||||
|
priv->mii_bus->name = "ltq_mii";
|
||||||
|
snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
|
||||||
|
priv->pdev->name, priv->pdev->id);
|
||||||
|
@@ -430,17 +620,19 @@ static int
|
||||||
|
ltq_etop_open(struct net_device *dev)
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
- int i;
|
||||||
|
+ unsigned long flags;
|
||||||
|
|
||||||
|
- for (i = 0; i < MAX_DMA_CHAN; i++) {
|
||||||
|
- struct ltq_etop_chan *ch = &priv->ch[i];
|
||||||
|
+ napi_enable(&priv->txch.napi);
|
||||||
|
+ napi_enable(&priv->rxch.napi);
|
||||||
|
+
|
||||||
|
+ spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
+ ltq_dma_open(&priv->txch.dma);
|
||||||
|
+ ltq_dma_open(&priv->rxch.dma);
|
||||||
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
+
|
||||||
|
+ if (dev->phydev)
|
||||||
|
+ phy_start(dev->phydev);
|
||||||
|
|
||||||
|
- if (!IS_TX(i) && (!IS_RX(i)))
|
||||||
|
- continue;
|
||||||
|
- ltq_dma_open(&ch->dma);
|
||||||
|
- napi_enable(&ch->napi);
|
||||||
|
- }
|
||||||
|
- phy_start(dev->phydev);
|
||||||
|
netif_tx_start_all_queues(dev);
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
@@ -449,18 +641,19 @@ static int
|
||||||
|
ltq_etop_stop(struct net_device *dev)
|
||||||
|
{
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
- int i;
|
||||||
|
+ unsigned long flags;
|
||||||
|
|
||||||
|
netif_tx_stop_all_queues(dev);
|
||||||
|
- phy_stop(dev->phydev);
|
||||||
|
- for (i = 0; i < MAX_DMA_CHAN; i++) {
|
||||||
|
- struct ltq_etop_chan *ch = &priv->ch[i];
|
||||||
|
-
|
||||||
|
- if (!IS_RX(i) && !IS_TX(i))
|
||||||
|
- continue;
|
||||||
|
- napi_disable(&ch->napi);
|
||||||
|
- ltq_dma_close(&ch->dma);
|
||||||
|
- }
|
||||||
|
+ if (dev->phydev)
|
||||||
|
+ phy_stop(dev->phydev);
|
||||||
|
+ napi_disable(&priv->txch.napi);
|
||||||
|
+ napi_disable(&priv->rxch.napi);
|
||||||
|
+
|
||||||
|
+ spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
+ ltq_dma_close(&priv->txch.dma);
|
||||||
|
+ ltq_dma_close(&priv->rxch.dma);
|
||||||
|
+ spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
+
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
@@ -470,16 +663,16 @@ ltq_etop_tx(struct sk_buff *skb, struct
|
||||||
|
int queue = skb_get_queue_mapping(skb);
|
||||||
|
struct netdev_queue *txq = netdev_get_tx_queue(dev, queue);
|
||||||
|
struct ltq_etop_priv *priv = netdev_priv(dev);
|
||||||
|
- struct ltq_etop_chan *ch = &priv->ch[(queue << 1) | 1];
|
||||||
|
- struct ltq_dma_desc *desc = &ch->dma.desc_base[ch->dma.desc];
|
||||||
|
- int len;
|
||||||
|
+ struct ltq_dma_desc *desc =
|
||||||
|
+ &priv->txch.dma.desc_base[priv->txch.dma.desc];
|
||||||
|
unsigned long flags;
|
||||||
|
u32 byte_offset;
|
||||||
|
+ int len;
|
||||||
|
|
||||||
|
len = skb->len < ETH_ZLEN ? ETH_ZLEN : skb->len;
|
||||||
|
|
||||||
|
- if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) || ch->skb[ch->dma.desc]) {
|
||||||
|
- dev_kfree_skb_any(skb);
|
||||||
|
+ if ((desc->ctl & (LTQ_DMA_OWN | LTQ_DMA_C)) ||
|
||||||
|
+ priv->txch.skb[priv->txch.dma.desc]) {
|
||||||
|
netdev_err(dev, "tx ring full\n");
|
||||||
|
netif_tx_stop_queue(txq);
|
||||||
|
return NETDEV_TX_BUSY;
|
||||||
|
@@ -487,7 +680,7 @@ ltq_etop_tx(struct sk_buff *skb, struct
|
||||||
|
|
||||||
|
/* dma needs to start on a 16 byte aligned address */
|
||||||
|
byte_offset = CPHYSADDR(skb->data) % 16;
|
||||||
|
- ch->skb[ch->dma.desc] = skb;
|
||||||
|
+ priv->txch.skb[priv->txch.dma.desc] = skb;
|
||||||
|
|
||||||
|
netif_trans_update(dev);
|
||||||
|
|
||||||
|
@@ -497,11 +690,11 @@ ltq_etop_tx(struct sk_buff *skb, struct
|
||||||
|
wmb();
|
||||||
|
desc->ctl = LTQ_DMA_OWN | LTQ_DMA_SOP | LTQ_DMA_EOP |
|
||||||
|
LTQ_DMA_TX_OFFSET(byte_offset) | (len & LTQ_DMA_SIZE_MASK);
|
||||||
|
- ch->dma.desc++;
|
||||||
|
- ch->dma.desc %= LTQ_DESC_NUM;
|
||||||
|
+ priv->txch.dma.desc++;
|
||||||
|
+ priv->txch.dma.desc %= LTQ_DESC_NUM;
|
||||||
|
spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
|
||||||
|
- if (ch->dma.desc_base[ch->dma.desc].ctl & LTQ_DMA_OWN)
|
||||||
|
+ if (priv->txch.dma.desc_base[priv->txch.dma.desc].ctl & LTQ_DMA_OWN)
|
||||||
|
netif_tx_stop_queue(txq);
|
||||||
|
|
||||||
|
return NETDEV_TX_OK;
|
||||||
|
@@ -515,8 +708,10 @@ ltq_etop_change_mtu(struct net_device *d
|
||||||
|
|
||||||
|
dev->mtu = new_mtu;
|
||||||
|
|
||||||
|
+ int max = ETH_HLEN + VLAN_HLEN + new_mtu + ETH_FCS_LEN;
|
||||||
|
+
|
||||||
|
spin_lock_irqsave(&priv->lock, flags);
|
||||||
|
- ltq_etop_w32((ETOP_PLEN_UNDER << 16) | new_mtu, LTQ_ETOP_IGPLEN);
|
||||||
|
+ ltq_etop_w32((ETOP_PLEN_UNDER << 16) | max, LTQ_ETOP_IGPLEN);
|
||||||
|
spin_unlock_irqrestore(&priv->lock, flags);
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
@@ -584,6 +779,9 @@ ltq_etop_init(struct net_device *dev)
|
||||||
|
if (err)
|
||||||
|
goto err_hw;
|
||||||
|
ltq_etop_change_mtu(dev, 1500);
|
||||||
|
+ err = ltq_etop_dma_init(dev);
|
||||||
|
+ if (err)
|
||||||
|
+ goto err_hw;
|
||||||
|
|
||||||
|
memcpy(&mac, &priv->pldata->mac, sizeof(struct sockaddr));
|
||||||
|
if (!is_valid_ether_addr(mac.sa_data)) {
|
||||||
|
@@ -601,9 +799,10 @@ ltq_etop_init(struct net_device *dev)
|
||||||
|
dev->addr_assign_type = NET_ADDR_RANDOM;
|
||||||
|
|
||||||
|
ltq_etop_set_multicast_list(dev);
|
||||||
|
- err = ltq_etop_mdio_init(dev);
|
||||||
|
- if (err)
|
||||||
|
- goto err_netdev;
|
||||||
|
+ if (!ltq_etop_mdio_init(dev))
|
||||||
|
+ dev->ethtool_ops = <q_etop_ethtool_ops;
|
||||||
|
+ else
|
||||||
|
+ pr_warn("etop: mdio probe failed\n");;
|
||||||
|
return 0;
|
||||||
|
|
||||||
|
err_netdev:
|
||||||
|
@@ -623,6 +822,9 @@ ltq_etop_tx_timeout(struct net_device *d
|
||||||
|
err = ltq_etop_hw_init(dev);
|
||||||
|
if (err)
|
||||||
|
goto err_hw;
|
||||||
|
+ err = ltq_etop_dma_init(dev);
|
||||||
|
+ if (err)
|
||||||
|
+ goto err_hw;
|
||||||
|
netif_trans_update(dev);
|
||||||
|
netif_wake_queue(dev);
|
||||||
|
return;
|
||||||
|
@@ -646,14 +848,19 @@ static const struct net_device_ops ltq_e
|
||||||
|
.ndo_tx_timeout = ltq_etop_tx_timeout,
|
||||||
|
};
|
||||||
|
|
||||||
|
-static int __init
|
||||||
|
-ltq_etop_probe(struct platform_device *pdev)
|
||||||
|
+static int ltq_etop_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct net_device *dev;
|
||||||
|
struct ltq_etop_priv *priv;
|
||||||
|
- struct resource *res;
|
||||||
|
+ struct resource *res, *gbit_res, irqres[2];
|
||||||
|
+ const u8 *mac;
|
||||||
|
int err;
|
||||||
|
- int i;
|
||||||
|
+
|
||||||
|
+ err = of_irq_to_resource_table(pdev->dev.of_node, irqres, 2);
|
||||||
|
+ if (err != 2) {
|
||||||
|
+ dev_err(&pdev->dev, "failed to get etop irqs\n");
|
||||||
|
+ return -EINVAL;
|
||||||
|
+ }
|
||||||
|
|
||||||
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
||||||
|
if (!res) {
|
||||||
|
@@ -679,31 +886,62 @@ ltq_etop_probe(struct platform_device *p
|
||||||
|
goto err_out;
|
||||||
|
}
|
||||||
|
|
||||||
|
- dev = alloc_etherdev_mq(sizeof(struct ltq_etop_priv), 4);
|
||||||
|
- if (!dev) {
|
||||||
|
- err = -ENOMEM;
|
||||||
|
- goto err_out;
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9")) {
|
||||||
|
+ gbit_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
|
||||||
|
+ if (!gbit_res) {
|
||||||
|
+ dev_err(&pdev->dev, "failed to get gbit resource\n");
|
||||||
|
+ err = -ENOENT;
|
||||||
|
+ goto err_out;
|
||||||
|
+ }
|
||||||
|
+ ltq_gbit_membase = devm_ioremap_nocache(&pdev->dev,
|
||||||
|
+ gbit_res->start, resource_size(gbit_res));
|
||||||
|
+ if (!ltq_gbit_membase) {
|
||||||
|
+ dev_err(&pdev->dev, "failed to remap gigabit switch %d\n",
|
||||||
|
+ pdev->id);
|
||||||
|
+ err = -ENOMEM;
|
||||||
|
+ goto err_out;
|
||||||
|
+ }
|
||||||
|
}
|
||||||
|
+
|
||||||
|
+ dev = alloc_etherdev_mq(sizeof(struct ltq_etop_priv), 4);
|
||||||
|
strcpy(dev->name, "eth%d");
|
||||||
|
dev->netdev_ops = <q_eth_netdev_ops;
|
||||||
|
- dev->ethtool_ops = <q_etop_ethtool_ops;
|
||||||
|
priv = netdev_priv(dev);
|
||||||
|
priv->res = res;
|
||||||
|
priv->pdev = pdev;
|
||||||
|
- priv->pldata = dev_get_platdata(&pdev->dev);
|
||||||
|
priv->netdev = dev;
|
||||||
|
+ priv->tx_irq = irqres[0].start;
|
||||||
|
+ priv->rx_irq = irqres[1].start;
|
||||||
|
+ priv->mii_mode = of_get_phy_mode(pdev->dev.of_node);
|
||||||
|
+
|
||||||
|
+ mac = of_get_mac_address(pdev->dev.of_node);
|
||||||
|
+ if (mac)
|
||||||
|
+ memcpy(priv->mac, mac, ETH_ALEN);
|
||||||
|
+
|
||||||
|
+ priv->clk_ppe = clk_get(&pdev->dev, NULL);
|
||||||
|
+ if (IS_ERR(priv->clk_ppe))
|
||||||
|
+ return PTR_ERR(priv->clk_ppe);
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ar9")) {
|
||||||
|
+ priv->clk_switch = clk_get(&pdev->dev, "switch");
|
||||||
|
+ if (IS_ERR(priv->clk_switch))
|
||||||
|
+ return PTR_ERR(priv->clk_switch);
|
||||||
|
+ }
|
||||||
|
+ if (of_machine_is_compatible("lantiq,ase")) {
|
||||||
|
+ priv->clk_ephy = clk_get(&pdev->dev, "ephy");
|
||||||
|
+ if (IS_ERR(priv->clk_ephy))
|
||||||
|
+ return PTR_ERR(priv->clk_ephy);
|
||||||
|
+ priv->clk_ephycgu = clk_get(&pdev->dev, "ephycgu");
|
||||||
|
+ if (IS_ERR(priv->clk_ephycgu))
|
||||||
|
+ return PTR_ERR(priv->clk_ephycgu);
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
spin_lock_init(&priv->lock);
|
||||||
|
SET_NETDEV_DEV(dev, &pdev->dev);
|
||||||
|
|
||||||
|
- for (i = 0; i < MAX_DMA_CHAN; i++) {
|
||||||
|
- if (IS_TX(i))
|
||||||
|
- netif_napi_add(dev, &priv->ch[i].napi,
|
||||||
|
- ltq_etop_poll_tx, 8);
|
||||||
|
- else if (IS_RX(i))
|
||||||
|
- netif_napi_add(dev, &priv->ch[i].napi,
|
||||||
|
- ltq_etop_poll_rx, 32);
|
||||||
|
- priv->ch[i].netdev = dev;
|
||||||
|
- }
|
||||||
|
+ netif_napi_add(dev, &priv->txch.napi, ltq_etop_poll_tx, 8);
|
||||||
|
+ netif_napi_add(dev, &priv->rxch.napi, ltq_etop_poll_rx, 32);
|
||||||
|
+ priv->txch.netdev = dev;
|
||||||
|
+ priv->rxch.netdev = dev;
|
||||||
|
|
||||||
|
err = register_netdev(dev);
|
||||||
|
if (err)
|
||||||
|
@@ -732,31 +970,22 @@ ltq_etop_remove(struct platform_device *
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
+static const struct of_device_id ltq_etop_match[] = {
|
||||||
|
+ { .compatible = "lantiq,etop-xway" },
|
||||||
|
+ {},
|
||||||
|
+};
|
||||||
|
+MODULE_DEVICE_TABLE(of, ltq_etop_match);
|
||||||
|
+
|
||||||
|
static struct platform_driver ltq_mii_driver = {
|
||||||
|
+ .probe = ltq_etop_probe,
|
||||||
|
.remove = ltq_etop_remove,
|
||||||
|
.driver = {
|
||||||
|
.name = "ltq_etop",
|
||||||
|
+ .of_match_table = ltq_etop_match,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
-int __init
|
||||||
|
-init_ltq_etop(void)
|
||||||
|
-{
|
||||||
|
- int ret = platform_driver_probe(<q_mii_driver, ltq_etop_probe);
|
||||||
|
-
|
||||||
|
- if (ret)
|
||||||
|
- pr_err("ltq_etop: Error registering platform driver!");
|
||||||
|
- return ret;
|
||||||
|
-}
|
||||||
|
-
|
||||||
|
-static void __exit
|
||||||
|
-exit_ltq_etop(void)
|
||||||
|
-{
|
||||||
|
- platform_driver_unregister(<q_mii_driver);
|
||||||
|
-}
|
||||||
|
-
|
||||||
|
-module_init(init_ltq_etop);
|
||||||
|
-module_exit(exit_ltq_etop);
|
||||||
|
+module_platform_driver(ltq_mii_driver);
|
||||||
|
|
||||||
|
MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
|
||||||
|
MODULE_DESCRIPTION("Lantiq SoC ETOP");
|
|
@ -0,0 +1,169 @@
|
||||||
|
From cc809a441d8f2924f785eb863dfa6aef47a25b0b Mon Sep 17 00:00:00 2001
|
||||||
|
From: John Crispin <blogic@openwrt.org>
|
||||||
|
Date: Tue, 12 Aug 2014 20:49:27 +0200
|
||||||
|
Subject: [PATCH 30/36] GPIO: add named gpio exports
|
||||||
|
|
||||||
|
Signed-off-by: John Crispin <blogic@openwrt.org>
|
||||||
|
---
|
||||||
|
drivers/gpio/gpiolib-of.c | 68 +++++++++++++++++++++++++++++++++++++++++
|
||||||
|
drivers/gpio/gpiolib.c | 11 +++++--
|
||||||
|
include/asm-generic/gpio.h | 5 +++
|
||||||
|
include/linux/gpio/consumer.h | 8 +++++
|
||||||
|
4 files changed, 90 insertions(+), 2 deletions(-)
|
||||||
|
|
||||||
|
--- a/drivers/gpio/gpiolib-of.c
|
||||||
|
+++ b/drivers/gpio/gpiolib-of.c
|
||||||
|
@@ -23,6 +23,8 @@
|
||||||
|
#include <linux/pinctrl/pinctrl.h>
|
||||||
|
#include <linux/slab.h>
|
||||||
|
#include <linux/gpio/machine.h>
|
||||||
|
+#include <linux/init.h>
|
||||||
|
+#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "gpiolib.h"
|
||||||
|
|
||||||
|
@@ -507,3 +509,72 @@ void of_gpiochip_remove(struct gpio_chip
|
||||||
|
gpiochip_remove_pin_ranges(chip);
|
||||||
|
of_node_put(chip->of_node);
|
||||||
|
}
|
||||||
|
+
|
||||||
|
+#ifdef CONFIG_GPIO_SYSFS
|
||||||
|
+
|
||||||
|
+static struct of_device_id gpio_export_ids[] = {
|
||||||
|
+ { .compatible = "gpio-export" },
|
||||||
|
+ { /* sentinel */ }
|
||||||
|
+};
|
||||||
|
+
|
||||||
|
+static int of_gpio_export_probe(struct platform_device *pdev)
|
||||||
|
+{
|
||||||
|
+ struct device_node *np = pdev->dev.of_node;
|
||||||
|
+ struct device_node *cnp;
|
||||||
|
+ u32 val;
|
||||||
|
+ int nb = 0;
|
||||||
|
+
|
||||||
|
+ for_each_child_of_node(np, cnp) {
|
||||||
|
+ const char *name = NULL;
|
||||||
|
+ int gpio;
|
||||||
|
+ bool dmc;
|
||||||
|
+ int max_gpio = 1;
|
||||||
|
+ int i;
|
||||||
|
+
|
||||||
|
+ of_property_read_string(cnp, "gpio-export,name", &name);
|
||||||
|
+
|
||||||
|
+ if (!name)
|
||||||
|
+ max_gpio = of_gpio_count(cnp);
|
||||||
|
+
|
||||||
|
+ for (i = 0; i < max_gpio; i++) {
|
||||||
|
+ unsigned flags = 0;
|
||||||
|
+ enum of_gpio_flags of_flags;
|
||||||
|
+
|
||||||
|
+ gpio = of_get_gpio_flags(cnp, i, &of_flags);
|
||||||
|
+ if (!gpio_is_valid(gpio))
|
||||||
|
+ return gpio;
|
||||||
|
+
|
||||||
|
+ if (of_flags == OF_GPIO_ACTIVE_LOW)
|
||||||
|
+ flags |= GPIOF_ACTIVE_LOW;
|
||||||
|
+
|
||||||
|
+ if (!of_property_read_u32(cnp, "gpio-export,output", &val))
|
||||||
|
+ flags |= val ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW;
|
||||||
|
+ else
|
||||||
|
+ flags |= GPIOF_IN;
|
||||||
|
+
|
||||||
|
+ if (devm_gpio_request_one(&pdev->dev, gpio, flags, name ? name : of_node_full_name(np)))
|
||||||
|
+ continue;
|
||||||
|
+
|
||||||
|
+ dmc = of_property_read_bool(cnp, "gpio-export,direction_may_change");
|
||||||
|
+ gpio_export_with_name(gpio, dmc, name);
|
||||||
|
+ nb++;
|
||||||
|
+ }
|
||||||
|
+ }
|
||||||
|
+
|
||||||
|
+ dev_info(&pdev->dev, "%d gpio(s) exported\n", nb);
|
||||||
|
+
|
||||||
|
+ return 0;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
+static struct platform_driver gpio_export_driver = {
|
||||||
|
+ .driver = {
|
||||||
|
+ .name = "gpio-export",
|
||||||
|
+ .owner = THIS_MODULE,
|
||||||
|
+ .of_match_table = of_match_ptr(gpio_export_ids),
|
||||||
|
+ },
|
||||||
|
+ .probe = of_gpio_export_probe,
|
||||||
|
+};
|
||||||
|
+
|
||||||
|
+module_platform_driver(gpio_export_driver);
|
||||||
|
+
|
||||||
|
+#endif
|
||||||
|
--- a/include/asm-generic/gpio.h
|
||||||
|
+++ b/include/asm-generic/gpio.h
|
||||||
|
@@ -127,6 +127,12 @@ static inline int gpio_export(unsigned g
|
||||||
|
return gpiod_export(gpio_to_desc(gpio), direction_may_change);
|
||||||
|
}
|
||||||
|
|
||||||
|
+int __gpiod_export(struct gpio_desc *desc, bool direction_may_change, const char *name);
|
||||||
|
+static inline int gpio_export_with_name(unsigned gpio, bool direction_may_change, const char *name)
|
||||||
|
+{
|
||||||
|
+ return __gpiod_export(gpio_to_desc(gpio), direction_may_change, name);
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
static inline int gpio_export_link(struct device *dev, const char *name,
|
||||||
|
unsigned gpio)
|
||||||
|
{
|
||||||
|
--- a/include/linux/gpio/consumer.h
|
||||||
|
+++ b/include/linux/gpio/consumer.h
|
||||||
|
@@ -451,6 +451,7 @@ struct gpio_desc *devm_fwnode_get_gpiod_
|
||||||
|
|
||||||
|
#if IS_ENABLED(CONFIG_GPIOLIB) && IS_ENABLED(CONFIG_GPIO_SYSFS)
|
||||||
|
|
||||||
|
+int _gpiod_export(struct gpio_desc *desc, bool direction_may_change, const char *name);
|
||||||
|
int gpiod_export(struct gpio_desc *desc, bool direction_may_change);
|
||||||
|
int gpiod_export_link(struct device *dev, const char *name,
|
||||||
|
struct gpio_desc *desc);
|
||||||
|
@@ -458,6 +459,13 @@ void gpiod_unexport(struct gpio_desc *de
|
||||||
|
|
||||||
|
#else /* CONFIG_GPIOLIB && CONFIG_GPIO_SYSFS */
|
||||||
|
|
||||||
|
+static inline int _gpiod_export(struct gpio_desc *desc,
|
||||||
|
+ bool direction_may_change,
|
||||||
|
+ const char *name)
|
||||||
|
+{
|
||||||
|
+ return -ENOSYS;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
static inline int gpiod_export(struct gpio_desc *desc,
|
||||||
|
bool direction_may_change)
|
||||||
|
{
|
||||||
|
--- a/drivers/gpio/gpiolib-sysfs.c
|
||||||
|
+++ b/drivers/gpio/gpiolib-sysfs.c
|
||||||
|
@@ -553,7 +553,7 @@ static struct class gpio_class = {
|
||||||
|
*
|
||||||
|
* Returns zero on success, else an error.
|
||||||
|
*/
|
||||||
|
-int gpiod_export(struct gpio_desc *desc, bool direction_may_change)
|
||||||
|
+int __gpiod_export(struct gpio_desc *desc, bool direction_may_change, const char *name)
|
||||||
|
{
|
||||||
|
struct gpio_chip *chip;
|
||||||
|
struct gpio_device *gdev;
|
||||||
|
@@ -615,6 +615,8 @@ int gpiod_export(struct gpio_desc *desc,
|
||||||
|
offset = gpio_chip_hwgpio(desc);
|
||||||
|
if (chip->names && chip->names[offset])
|
||||||
|
ioname = chip->names[offset];
|
||||||
|
+ if (name)
|
||||||
|
+ ioname = name;
|
||||||
|
|
||||||
|
dev = device_create_with_groups(&gpio_class, &gdev->dev,
|
||||||
|
MKDEV(0, 0), data, gpio_groups,
|
||||||
|
@@ -636,6 +638,12 @@ err_unlock:
|
||||||
|
gpiod_dbg(desc, "%s: status %d\n", __func__, status);
|
||||||
|
return status;
|
||||||
|
}
|
||||||
|
+EXPORT_SYMBOL_GPL(__gpiod_export);
|
||||||
|
+
|
||||||
|
+int gpiod_export(struct gpio_desc *desc, bool direction_may_change)
|
||||||
|
+{
|
||||||
|
+ return __gpiod_export(desc, direction_may_change, NULL);
|
||||||
|
+}
|
||||||
|
EXPORT_SYMBOL_GPL(gpiod_export);
|
||||||
|
|
||||||
|
static int match_export(struct device *dev, const void *desc)
|
File diff suppressed because it is too large
Load Diff
Some files were not shown because too many files have changed in this diff Show More
Loading…
Reference in New Issue